High density organic flip chip package substrate technology

W. G. Petefish, D.B. Noddin, David A. Hanson, R. Gorrell, M. F. Syvester
{"title":"High density organic flip chip package substrate technology","authors":"W. G. Petefish, D.B. Noddin, David A. Hanson, R. Gorrell, M. F. Syvester","doi":"10.1109/ECTC.1998.678850","DOIUrl":null,"url":null,"abstract":"High performance logic ICs are rapidly migrating from peripheral bonded package configurations to area array, flip chip configurations. Total die I/O is exploding from <800 pins to more than 3500 pins with little abatement in the rate of increase in total silicon area. Traditional flip chip package substrate technologies, such as co-fired ceramic, are not able to adequately support this growing industry trend due to inherent limitations in thermal cycling reliability of the level 2 interface, density, electrical performance, and cost of use. A new, cost effective, organic flip chip package substrate technology has been developed, prototyped, qualified, and is being ramped into production. This laminated technology uses a nonwoven polytetrafluoroethylene (PTFE) composite dielectric combined with a fabrication technology that has produced the highest density organic substrates yet disclosed. The technology has been used to fabricate packages for die up to 18.5 mm by 18.5 mm with more than 3800 total I/O. Body sizes of up to 45 mm have been fabricated. In this paper, we will discuss the materials of construction, process technology, reliability characterization, thermo-mechanical characterization, and electrical performance of various cross-sections using this new technology.","PeriodicalId":422475,"journal":{"name":"1998 Proceedings. 48th Electronic Components and Technology Conference (Cat. No.98CH36206)","volume":"69 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1998-05-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"15","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"1998 Proceedings. 48th Electronic Components and Technology Conference (Cat. No.98CH36206)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECTC.1998.678850","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 15

Abstract

High performance logic ICs are rapidly migrating from peripheral bonded package configurations to area array, flip chip configurations. Total die I/O is exploding from <800 pins to more than 3500 pins with little abatement in the rate of increase in total silicon area. Traditional flip chip package substrate technologies, such as co-fired ceramic, are not able to adequately support this growing industry trend due to inherent limitations in thermal cycling reliability of the level 2 interface, density, electrical performance, and cost of use. A new, cost effective, organic flip chip package substrate technology has been developed, prototyped, qualified, and is being ramped into production. This laminated technology uses a nonwoven polytetrafluoroethylene (PTFE) composite dielectric combined with a fabrication technology that has produced the highest density organic substrates yet disclosed. The technology has been used to fabricate packages for die up to 18.5 mm by 18.5 mm with more than 3800 total I/O. Body sizes of up to 45 mm have been fabricated. In this paper, we will discuss the materials of construction, process technology, reliability characterization, thermo-mechanical characterization, and electrical performance of various cross-sections using this new technology.
高密度有机倒装晶片封装基板技术
高性能逻辑ic正迅速从外设绑定封装配置迁移到区域阵列、倒装芯片配置。芯片总I/O从<800个引脚激增到超过3500个引脚,而总硅面积的增长率几乎没有下降。传统的倒装芯片封装衬底技术,如共烧陶瓷,由于在2级接口的热循环可靠性、密度、电气性能和使用成本方面的固有限制,无法充分支持这一不断增长的行业趋势。一种新的,具有成本效益的,有机倒装芯片封装基板技术已经开发,原型,合格,并正在投入生产。这种层压技术使用一种非织造聚四氟乙烯(PTFE)复合电介质与一种制造技术相结合,这种制造技术已经产生了迄今为止公开的最高密度的有机衬底。该技术已用于制造高达18.5 mm × 18.5 mm的芯片封装,总I/O超过3800。机身尺寸可达45毫米。在本文中,我们将讨论使用这种新技术的结构材料,工艺技术,可靠性表征,热机械表征和各种截面的电气性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信