Modeling the fringe capacitance of multilevel VLSI interconnects

L. Dunlop
{"title":"Modeling the fringe capacitance of multilevel VLSI interconnects","authors":"L. Dunlop","doi":"10.1109/VMIC.1989.78043","DOIUrl":null,"url":null,"abstract":"Summary form only given. An analytical model for the fringing capacitance is described based on the work of C.-D. Yuan and T. Trick (IEEE Electron Device Lett. vol. EDL-3, p.391-3, 1982) that closely approximates the electric-field configuration at the edges of the line. The author extends this previous work by including in the model the effect of crossing wiring levels and adjacent lines. The model is based on the physics of electric field and therefore is not limited to a specific interconnect technology. It has been used to determine the extent of fringing in various configuration and the point at which adjacent lines modify the fringing capacitance. The equations in the model for the fringing capacitance are not complex and are well suited for interactive CAD applications. Comparison of the results of the analytical model to numerical simulations has shown good agreement over a broad range of dimensions, typically within 15% for separations to crossing levels and adjacent lines down to 1.0 mu m.<<ETX>>","PeriodicalId":302853,"journal":{"name":"Proceedings., Sixth International IEEE VLSI Multilevel Interconnection Conference","volume":"12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1989-06-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings., Sixth International IEEE VLSI Multilevel Interconnection Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VMIC.1989.78043","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Summary form only given. An analytical model for the fringing capacitance is described based on the work of C.-D. Yuan and T. Trick (IEEE Electron Device Lett. vol. EDL-3, p.391-3, 1982) that closely approximates the electric-field configuration at the edges of the line. The author extends this previous work by including in the model the effect of crossing wiring levels and adjacent lines. The model is based on the physics of electric field and therefore is not limited to a specific interconnect technology. It has been used to determine the extent of fringing in various configuration and the point at which adjacent lines modify the fringing capacitance. The equations in the model for the fringing capacitance are not complex and are well suited for interactive CAD applications. Comparison of the results of the analytical model to numerical simulations has shown good agreement over a broad range of dimensions, typically within 15% for separations to crossing levels and adjacent lines down to 1.0 mu m.<>
多电平VLSI互连的条纹电容建模
只提供摘要形式。基于c - d的工作,建立了边缘电容的解析模型。袁和T. Trick (IEEE电子器件学报)。vol. EDL-3, p.391-3, 1982),非常接近线边缘的电场结构。作者通过在模型中包括交叉布线水平和相邻线的影响来扩展先前的工作。该模型基于电场物理,因此不局限于特定的互连技术。它已被用来确定在各种配置的镶边的程度和相邻的线修改镶边电容的点。该模型中的边缘电容方程并不复杂,非常适合交互式CAD应用。将分析模型的结果与数值模拟结果进行比较,结果表明在很宽的尺寸范围内具有良好的一致性,对于交叉点和相邻线的分离,通常在15%以内,低至1.0 μ m.>
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信