Post-silicon calibration of analog CMOS using phase-change memory cells

Cheng-Yuan Wen, J. Paramesh, L. Pileggi, Jing Li, Sangbum Kim, J. Proesel, C. Lam
{"title":"Post-silicon calibration of analog CMOS using phase-change memory cells","authors":"Cheng-Yuan Wen, J. Paramesh, L. Pileggi, Jing Li, Sangbum Kim, J. Proesel, C. Lam","doi":"10.1109/ESSCIRC.2011.6044997","DOIUrl":null,"url":null,"abstract":"This paper describes the design of an offset-minimized CMOS comparator with post-manufacturing calibration using non-volatile phase-change random access memory (PCRAM) cells. The digital calibration technique exploits combinatorial redundancy to reduce overall mismatch by selecting an optimal subset from a population of nominally identical elements. PCRAM cells provide switchable resistances that are employed to configure selection. Fabricated in IBM 90 nm CMOS technology with embedded GST (Ge2Sb2Te5)-based PCRAM mushroom cells, a comparator operating at 1V with total power of 55.42μW and input capacitance of 4.41fF achieve 0.5mV input offset voltage with reconfiguration while the corresponding input offset voltage with traditional random offset sizing is 28.5mV.","PeriodicalId":239979,"journal":{"name":"2011 Proceedings of the ESSCIRC (ESSCIRC)","volume":"2015 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-10-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 Proceedings of the ESSCIRC (ESSCIRC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSCIRC.2011.6044997","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

This paper describes the design of an offset-minimized CMOS comparator with post-manufacturing calibration using non-volatile phase-change random access memory (PCRAM) cells. The digital calibration technique exploits combinatorial redundancy to reduce overall mismatch by selecting an optimal subset from a population of nominally identical elements. PCRAM cells provide switchable resistances that are employed to configure selection. Fabricated in IBM 90 nm CMOS technology with embedded GST (Ge2Sb2Te5)-based PCRAM mushroom cells, a comparator operating at 1V with total power of 55.42μW and input capacitance of 4.41fF achieve 0.5mV input offset voltage with reconfiguration while the corresponding input offset voltage with traditional random offset sizing is 28.5mV.
采用相变存储单元的模拟CMOS后硅校正
本文介绍了一种利用非易失性相变随机存取存储器(PCRAM)单元设计的具有制造后校准的偏移最小化CMOS比较器。数字校准技术利用组合冗余,通过从名义上相同的元素中选择最优子集来减少总体不匹配。PCRAM单元提供可切换电阻,用于配置选择。采用IBM 90 nm CMOS技术,采用基于GST (Ge2Sb2Te5)的PCRAM蘑菇状电池,在1V下工作,总功率为55.42μW,输入电容为4.41fF,重构后的比较器输入偏置电压为0.5mV,而传统随机偏置尺寸下的输入偏置电压为28.5mV。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信