A unified Verilog-A compact model for lateral Si nanowire (NW) FET incorporating parasitics for circuit simulation

Om. Prakash, S. Maheshwaram, Mohit Sharma, B. Anand, A. Saxena, S. Manhas
{"title":"A unified Verilog-A compact model for lateral Si nanowire (NW) FET incorporating parasitics for circuit simulation","authors":"Om. Prakash, S. Maheshwaram, Mohit Sharma, B. Anand, A. Saxena, S. Manhas","doi":"10.1109/ISVDAT.2016.8064852","DOIUrl":null,"url":null,"abstract":"This paper presents a unified Verilog-A compact model for lateral silicon nanowire field effect transistor (SiNW FET). The model incorporates all nanoscale effects including short channel effects, velocity saturation, mobility degradation, and quantization. Importantly, the model includes geometry dependent, TCAD calibrated, scalable parasitic capacitances and parasitic resistance models, which are dominant at highly scaled dimension. The model is well calibrated to generate the TCAD I-V and C-V characteristics for single and multiwire long, short channel devices. In addition, the model also reproduces I-V characteristics of the reported fabricated devices by different groups to a good accuracy, which underscores the accuracy of the model. Further using the compact model, the static and dynamic analysis of CMOS inverter with 15nm gate length is presented, which match well with TCAD simulations. Using this model the impact of device parasitic on circuit performance is studied by varying device extension length. The model is able to well predict the parasitic components for circuit performance, and is an important tool for design of NW based analog and digital circuits such as differential amplifier, current mirror, cell library and SRAM. The developed model is highly time efficient than TCAD simulator for NW based circuit simulations.","PeriodicalId":301815,"journal":{"name":"2016 20th International Symposium on VLSI Design and Test (VDAT)","volume":"11 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 20th International Symposium on VLSI Design and Test (VDAT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISVDAT.2016.8064852","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

This paper presents a unified Verilog-A compact model for lateral silicon nanowire field effect transistor (SiNW FET). The model incorporates all nanoscale effects including short channel effects, velocity saturation, mobility degradation, and quantization. Importantly, the model includes geometry dependent, TCAD calibrated, scalable parasitic capacitances and parasitic resistance models, which are dominant at highly scaled dimension. The model is well calibrated to generate the TCAD I-V and C-V characteristics for single and multiwire long, short channel devices. In addition, the model also reproduces I-V characteristics of the reported fabricated devices by different groups to a good accuracy, which underscores the accuracy of the model. Further using the compact model, the static and dynamic analysis of CMOS inverter with 15nm gate length is presented, which match well with TCAD simulations. Using this model the impact of device parasitic on circuit performance is studied by varying device extension length. The model is able to well predict the parasitic components for circuit performance, and is an important tool for design of NW based analog and digital circuits such as differential amplifier, current mirror, cell library and SRAM. The developed model is highly time efficient than TCAD simulator for NW based circuit simulations.
一个统一的Verilog-A紧凑模型的横向硅纳米线(NW)场效应管集成寄生电路仿真
提出了一种统一的横向硅纳米线场效应晶体管(SiNW FET) Verilog-A紧凑模型。该模型结合了所有纳米级效应,包括短通道效应、速度饱和、迁移率退化和量化。重要的是,该模型包括几何依赖、TCAD校准、可扩展的寄生电容和寄生电阻模型,这些模型在高尺度下占主导地位。该模型经过了很好的校准,可以生成单线和多线长、短通道器件的TCAD I-V和C-V特性。此外,该模型还以较好的精度再现了不同分组所报道的制备器件的I-V特性,从而强调了模型的准确性。在此基础上,对15nm栅极长度的CMOS逆变器进行了静态和动态分析,结果与TCAD仿真结果吻合较好。利用该模型,通过改变器件延伸长度,研究了器件寄生对电路性能的影响。该模型能够很好地预测电路性能的寄生元件,是设计差分放大器、电流镜、单元库和SRAM等基于NW的模拟和数字电路的重要工具。与TCAD仿真器相比,所建立的模型对基于NW的电路进行仿真时效率更高。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信