Jonathan Santiago-Fernandez, A. Díaz-Sánchez, J. M. Rocha-Pérez, V. H. Carbajal-Gómez, G. Zamora-Mejía
{"title":"A σ = 0.66 LSB 8-bit Time-to-Digital Converter with Variable Resolution in a 180nm CMOS Technology","authors":"Jonathan Santiago-Fernandez, A. Díaz-Sánchez, J. M. Rocha-Pérez, V. H. Carbajal-Gómez, G. Zamora-Mejía","doi":"10.1109/ICEV56253.2022.9959256","DOIUrl":null,"url":null,"abstract":"This work presents an 8-bit Time-to-Digital Converter (TDC) suitable for time-lapse measurement applications. The proposed TDC is composed of two nested 4-bit counters, a digital-logic control network, a register, and a decoder. Verilog language was used to synthesize the TDC using the standard cells of the technology. The system has a standard digital output and it is powered by a 1.8 V supply with a total power consumption of 9.86 mW. The characterization was performed by means of post-layout simulations using a TSMC 180 nm CMOS technology. The proposed structure exhibits a 355.4 μm × 105.8 μm area. In addition, this TDC has a standard deviation of 0.66 LSB with a fixed input time interval with a user-select operation frequency from 1 MHz to 1 GHz.","PeriodicalId":178334,"journal":{"name":"2022 IEEE International Conference on Engineering Veracruz (ICEV)","volume":"97 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-10-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE International Conference on Engineering Veracruz (ICEV)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEV56253.2022.9959256","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
This work presents an 8-bit Time-to-Digital Converter (TDC) suitable for time-lapse measurement applications. The proposed TDC is composed of two nested 4-bit counters, a digital-logic control network, a register, and a decoder. Verilog language was used to synthesize the TDC using the standard cells of the technology. The system has a standard digital output and it is powered by a 1.8 V supply with a total power consumption of 9.86 mW. The characterization was performed by means of post-layout simulations using a TSMC 180 nm CMOS technology. The proposed structure exhibits a 355.4 μm × 105.8 μm area. In addition, this TDC has a standard deviation of 0.66 LSB with a fixed input time interval with a user-select operation frequency from 1 MHz to 1 GHz.