Statistical techniques for the computer-aided optimization of analog integrated circuit

C. Michael, H. Su, Mohammed Ismail, Antti Kankunnen, Martti Valtonen
{"title":"Statistical techniques for the computer-aided optimization of analog integrated circuit","authors":"C. Michael, H. Su, Mohammed Ismail, Antti Kankunnen, Martti Valtonen","doi":"10.1109/81.502212","DOIUrl":null,"url":null,"abstract":"A CAD tool capable of performing statistical circuit simulation, design, and optimization is described. The core of this tool is a general, CAD-compatible, statistical model which accounts for the effect of device area, transistor bias, and circuit layout on the variation of MOS integrated circuits. The statistical model has been incorporated into an object-oriented circuit simulator, APLAC, which has sufficient flexibility to allow optimization loops within a simulation input deck. The optimization of a two-stage operational amplifier, including the optimization of the standard deviation of the offset voltage, is performed using both steepest descent and constrained optimization techniques as an illustration of this statistical CAD tool. In this example, it is shown that the transistors which cause variations in op-amp circuit performance can be identified and resized in an area-efficient manner to meet a prescribed parametric circuit yield.","PeriodicalId":104733,"journal":{"name":"IEEE Transactions on Circuits and Systems I: Fundamental Theory and Applications","volume":"13 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1996-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"13","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Transactions on Circuits and Systems I: Fundamental Theory and Applications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/81.502212","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 13

Abstract

A CAD tool capable of performing statistical circuit simulation, design, and optimization is described. The core of this tool is a general, CAD-compatible, statistical model which accounts for the effect of device area, transistor bias, and circuit layout on the variation of MOS integrated circuits. The statistical model has been incorporated into an object-oriented circuit simulator, APLAC, which has sufficient flexibility to allow optimization loops within a simulation input deck. The optimization of a two-stage operational amplifier, including the optimization of the standard deviation of the offset voltage, is performed using both steepest descent and constrained optimization techniques as an illustration of this statistical CAD tool. In this example, it is shown that the transistors which cause variations in op-amp circuit performance can be identified and resized in an area-efficient manner to meet a prescribed parametric circuit yield.
模拟集成电路计算机辅助优化的统计技术
描述了一种能够执行统计电路仿真、设计和优化的CAD工具。该工具的核心是一个通用的、与cad兼容的统计模型,该模型考虑了器件面积、晶体管偏置和电路布局对MOS集成电路变化的影响。统计模型已被纳入一个面向对象的电路模拟器,aplacc,它有足够的灵活性,允许优化循环内的仿真输入甲板。两级运算放大器的优化,包括偏置电压的标准偏差的优化,使用最陡下降和约束优化技术进行,作为该统计CAD工具的说明。在这个例子中,它表明,晶体管的变化,导致运算放大器电路的性能可以识别和调整尺寸的面积有效的方式,以满足规定的参数电路良率。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信