{"title":"A system-level circuit model for multi- and single-chip CPUs","authors":"H. Bakoglu, J. Meindl","doi":"10.1109/ISSCC.1987.1157231","DOIUrl":null,"url":null,"abstract":"This report will detail a system level circuit model that has been used to predict the performance of microprocessors, gate arrays, and mainframe computers implemented in several IC technologies. Comparisons have been made on the basis of clock frequency, power dissipation and chip/module sizes. Predictions indicate that in ten years a 0.7μm CMOS micro-processor with 6-million transistors will execute 30-60 MIPS.","PeriodicalId":102932,"journal":{"name":"1987 IEEE International Solid-State Circuits Conference. Digest of Technical Papers","volume":"44 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"40","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"1987 IEEE International Solid-State Circuits Conference. Digest of Technical Papers","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSCC.1987.1157231","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 40
Abstract
This report will detail a system level circuit model that has been used to predict the performance of microprocessors, gate arrays, and mainframe computers implemented in several IC technologies. Comparisons have been made on the basis of clock frequency, power dissipation and chip/module sizes. Predictions indicate that in ten years a 0.7μm CMOS micro-processor with 6-million transistors will execute 30-60 MIPS.