{"title":"Hybrid architecture of full-search block-matching motion estimation circuit for MPEG-4 encoder","authors":"Jaeoh Shim, Seonyoung Lee, Kyeongsoon Cho","doi":"10.1109/SOCDC.2008.4815613","DOIUrl":null,"url":null,"abstract":"This paper presents the hybrid architecture of full-search block-matching motion estimation circuit for MPEG-4 encoder. The proposed hybrid architecture requires smaller number of clock cycles and circuit resources compared to other approaches. In order to reduce the number of clock cycles, we use several techniques such as data reuse, pipelining and parallel structure. We reduce the circuit resources by the use of partial tree-structure. We described the RTL circuit in Verilog HDL and synthesized the gate-level crcuit using 130 nm standard cel library. The synthesized circuit is composed of 192,772 logic gates and can process 94 D1 (720 times 480) image frame per second.","PeriodicalId":405078,"journal":{"name":"2008 International SoC Design Conference","volume":"25 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 International SoC Design Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SOCDC.2008.4815613","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
This paper presents the hybrid architecture of full-search block-matching motion estimation circuit for MPEG-4 encoder. The proposed hybrid architecture requires smaller number of clock cycles and circuit resources compared to other approaches. In order to reduce the number of clock cycles, we use several techniques such as data reuse, pipelining and parallel structure. We reduce the circuit resources by the use of partial tree-structure. We described the RTL circuit in Verilog HDL and synthesized the gate-level crcuit using 130 nm standard cel library. The synthesized circuit is composed of 192,772 logic gates and can process 94 D1 (720 times 480) image frame per second.