P. Sandhu, Iqbaldeep Kaur, Amit Verma, B. S. Kalyan, J. Kaur, Sanyam Anand
{"title":"CMOS Equivalent Model of Ferroelectric RAM","authors":"P. Sandhu, Iqbaldeep Kaur, Amit Verma, B. S. Kalyan, J. Kaur, Sanyam Anand","doi":"10.1109/ICCEA.2010.282","DOIUrl":null,"url":null,"abstract":"The current research work in the paper is the representation of FRAM (Ferroelectric Random Access Memory) as an equivalent Model of Ferroelectric memory cell in Spice Tool. This Equivalent CMOS based model is designed to work at par with the behaviour working of the FRAM. The crux of the design of ferroelectric capacitor in the Ferroelectric Random Access Memory lies in the Hysteris loop. Further an analytical comparison of CMOS Model has been done with the existing FRAM Models[1] which are generally Current based. Also,other models and designs that are based on Hystersis loop have been studied during the research. The designed CMOS Equivalent Model exhibits both the Current and transient Behaviour of the Actual FRAM cell with equally good performance. In Actual Spice tools , FRAM Capacitor is not used, henceforth leads to increase in the complexity of Design and Modeling of FRAM memory in Equivalent CMOS Model.Thus the current research throws light on the detailed and thorough modelling and design of CMOS behavioral Model and CMOS Equivalent Working Model.","PeriodicalId":207234,"journal":{"name":"2010 Second International Conference on Computer Engineering and Applications","volume":"91 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-03-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 Second International Conference on Computer Engineering and Applications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCEA.2010.282","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
The current research work in the paper is the representation of FRAM (Ferroelectric Random Access Memory) as an equivalent Model of Ferroelectric memory cell in Spice Tool. This Equivalent CMOS based model is designed to work at par with the behaviour working of the FRAM. The crux of the design of ferroelectric capacitor in the Ferroelectric Random Access Memory lies in the Hysteris loop. Further an analytical comparison of CMOS Model has been done with the existing FRAM Models[1] which are generally Current based. Also,other models and designs that are based on Hystersis loop have been studied during the research. The designed CMOS Equivalent Model exhibits both the Current and transient Behaviour of the Actual FRAM cell with equally good performance. In Actual Spice tools , FRAM Capacitor is not used, henceforth leads to increase in the complexity of Design and Modeling of FRAM memory in Equivalent CMOS Model.Thus the current research throws light on the detailed and thorough modelling and design of CMOS behavioral Model and CMOS Equivalent Working Model.