CMOS Equivalent Model of Ferroelectric RAM

P. Sandhu, Iqbaldeep Kaur, Amit Verma, B. S. Kalyan, J. Kaur, Sanyam Anand
{"title":"CMOS Equivalent Model of Ferroelectric RAM","authors":"P. Sandhu, Iqbaldeep Kaur, Amit Verma, B. S. Kalyan, J. Kaur, Sanyam Anand","doi":"10.1109/ICCEA.2010.282","DOIUrl":null,"url":null,"abstract":"The current research work in the paper is the representation of FRAM (Ferroelectric Random Access Memory) as an equivalent Model of Ferroelectric memory cell in Spice Tool. This Equivalent CMOS based model is designed to work at par with the behaviour working of the FRAM. The crux of the design of ferroelectric capacitor in the Ferroelectric Random Access Memory lies in the Hysteris loop. Further an analytical comparison of CMOS Model has been done with the existing FRAM Models[1] which are generally Current based. Also,other models and designs that are based on Hystersis loop have been studied during the research. The designed CMOS Equivalent Model exhibits both the Current and transient Behaviour of the Actual FRAM cell with equally good performance. In Actual Spice tools , FRAM Capacitor is not used, henceforth leads to increase in the complexity of Design and Modeling of FRAM memory in Equivalent CMOS Model.Thus the current research throws light on the detailed and thorough modelling and design of CMOS behavioral Model and CMOS Equivalent Working Model.","PeriodicalId":207234,"journal":{"name":"2010 Second International Conference on Computer Engineering and Applications","volume":"91 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-03-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 Second International Conference on Computer Engineering and Applications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCEA.2010.282","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

The current research work in the paper is the representation of FRAM (Ferroelectric Random Access Memory) as an equivalent Model of Ferroelectric memory cell in Spice Tool. This Equivalent CMOS based model is designed to work at par with the behaviour working of the FRAM. The crux of the design of ferroelectric capacitor in the Ferroelectric Random Access Memory lies in the Hysteris loop. Further an analytical comparison of CMOS Model has been done with the existing FRAM Models[1] which are generally Current based. Also,other models and designs that are based on Hystersis loop have been studied during the research. The designed CMOS Equivalent Model exhibits both the Current and transient Behaviour of the Actual FRAM cell with equally good performance. In Actual Spice tools , FRAM Capacitor is not used, henceforth leads to increase in the complexity of Design and Modeling of FRAM memory in Equivalent CMOS Model.Thus the current research throws light on the detailed and thorough modelling and design of CMOS behavioral Model and CMOS Equivalent Working Model.
铁电RAM的CMOS等效模型
本文目前的研究工作是在Spice Tool中将FRAM(铁电随机存取存储器)表示为铁电存储单元的等效模型。这种基于等效CMOS的模型被设计为与FRAM的行为工作相同。铁电随机存储器中铁电电容器设计的关键在于磁滞回线。此外,还将CMOS模型与现有的基于电流的FRAM模型[1]进行了分析比较。此外,在研究过程中还研究了其他基于滞回环的模型和设计。所设计的CMOS等效模型显示了实际FRAM电池的电流和瞬态行为,具有同样良好的性能。在实际Spice工具中,没有使用FRAM电容器,因此导致等效CMOS模型中FRAM存储器设计和建模的复杂性增加。因此,对CMOS行为模型和CMOS等效工作模型的详细、彻底的建模和设计具有一定的指导意义。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信