Fabrication of the sub-100 nm thin body SOI Schottky barrier tunneling transistors with sidewall etchback technology

L. Sun, X.Y. Liu, G. Du, J. Kang, X. Guan, R. Han
{"title":"Fabrication of the sub-100 nm thin body SOI Schottky barrier tunneling transistors with sidewall etchback technology","authors":"L. Sun, X.Y. Liu, G. Du, J. Kang, X. Guan, R. Han","doi":"10.1109/IWJT.2004.1306853","DOIUrl":null,"url":null,"abstract":"The Schottky barrier MOSFETs with channel length of 70 nm have been fabricated with sidewall etchback technology. The conventional lithography is applied for the definition of the sub-100 nm channel region. In the process, the advanced lithography technology has not been involved. The SOI structure has been used to take place of the bulk silicon substrate, and the silicon on the source and drain has been transformed to silicide. The thermal emission leakage current is reduced due to the decrease of the area of the source/drain Schottky contact.","PeriodicalId":342825,"journal":{"name":"The Fourth International Workshop on Junction Technology, 2004. IWJT '04.","volume":"138 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-03-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"The Fourth International Workshop on Junction Technology, 2004. IWJT '04.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IWJT.2004.1306853","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

The Schottky barrier MOSFETs with channel length of 70 nm have been fabricated with sidewall etchback technology. The conventional lithography is applied for the definition of the sub-100 nm channel region. In the process, the advanced lithography technology has not been involved. The SOI structure has been used to take place of the bulk silicon substrate, and the silicon on the source and drain has been transformed to silicide. The thermal emission leakage current is reduced due to the decrease of the area of the source/drain Schottky contact.
采用侧壁蚀刻技术制备亚100nm薄体SOI肖特基势垒隧道晶体管
利用侧壁蚀刻技术制备了通道长度为70 nm的肖特基势垒mosfet。采用常规光刻技术对亚100nm通道区域进行了定义。在此过程中,没有采用先进的光刻技术。采用SOI结构代替大块硅衬底,源极和漏极上的硅转化为硅化物。由于源极/漏极肖特基触点面积的减小,热发射漏电流减小。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信