Impact of High-k spacer and Negative Capacitance on Double Gate Junctionless Transistor for Improved Short Channel Immunity and Reliability

Hema Mehta, H. Kaur
{"title":"Impact of High-k spacer and Negative Capacitance on Double Gate Junctionless Transistor for Improved Short Channel Immunity and Reliability","authors":"Hema Mehta, H. Kaur","doi":"10.1109/ICDCSYST.2018.8605167","DOIUrl":null,"url":null,"abstract":"In the present work, the impact of high-k spacers and Negative Capacitance (NC) has been examined on the performance of nanoscale Double Gate Junctionless Transistors by self consistently solving Landau Khalatnikov equation with TCAD simulations. Ferroelectric hafnium oxide is considered in gate stack with interfacial layer of silicon dioxide. The impact of different dielectric constants of spacer and different spacer lengths have been explored extensively on various electrical parameters. It has been demonstrated that high-k spacers significantly improve the gate controllability, thereby, further enhancing the negative capacitance (NC) effect of ferroelectric layer on device operation. The subthreshold swing values as low as 10mV/dec have been obtained along with substantial improvement in Ion/Ioff ratio (about 3 orders), thereby, indicating suitability of the device for future ultra low power electronic applications.","PeriodicalId":175583,"journal":{"name":"2018 4th International Conference on Devices, Circuits and Systems (ICDCS)","volume":"124 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-03-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 4th International Conference on Devices, Circuits and Systems (ICDCS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICDCSYST.2018.8605167","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

In the present work, the impact of high-k spacers and Negative Capacitance (NC) has been examined on the performance of nanoscale Double Gate Junctionless Transistors by self consistently solving Landau Khalatnikov equation with TCAD simulations. Ferroelectric hafnium oxide is considered in gate stack with interfacial layer of silicon dioxide. The impact of different dielectric constants of spacer and different spacer lengths have been explored extensively on various electrical parameters. It has been demonstrated that high-k spacers significantly improve the gate controllability, thereby, further enhancing the negative capacitance (NC) effect of ferroelectric layer on device operation. The subthreshold swing values as low as 10mV/dec have been obtained along with substantial improvement in Ion/Ioff ratio (about 3 orders), thereby, indicating suitability of the device for future ultra low power electronic applications.
高k间隔和负电容对双栅无结晶体管提高短通道抗扰度和可靠性的影响
本文采用自一致求解朗道-卡拉特尼科夫方程的TCAD仿真方法,研究了高k间隔层和负电容(NC)对纳米双栅无结晶体管性能的影响。考虑了以二氧化硅为界面层的栅堆中铁电性氧化铪。研究了不同介电常数和间隔片长度对各种电参数的影响。研究表明,高k间隔层显著提高了栅极的可控性,从而进一步增强了铁电层的负电容(NC)对器件工作的影响。亚阈值摆幅值低至10mV/dec,离子/ off比大幅提高(约3个数量级),从而表明该器件适合未来的超低功耗电子应用。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信