3D Vertical RRAM Array and Device Co-design with Physics-based Spice Model

Weiiie Xu, Yudi Zhao, Peng Huang, Xiaoyan Liu, Jinfeng Kang
{"title":"3D Vertical RRAM Array and Device Co-design with Physics-based Spice Model","authors":"Weiiie Xu, Yudi Zhao, Peng Huang, Xiaoyan Liu, Jinfeng Kang","doi":"10.1109/ASICON47005.2019.8983496","DOIUrl":null,"url":null,"abstract":"This paper demonstrates the co-design of three-dimension (3D) Vertical Resistive Random Access Memory (RRAM) and the RRAM device. It presents a design consideration of 3D Vertical RRAM array in terms of array performance from the device point of view. A physics-based RRAM Spice model is used to evaluate the performance of 3D RRAM array, including write access voltage, read margin, energy consumption and switching speed. The effects of device parameters, device parasitic capacitance, device variation and the 3D array size are discussed for design consideration. The simulation results show that with carefully choosing the RRAM device material and structure, a fast-switching, low energy consumption 3D RRAM array can be realized.","PeriodicalId":319342,"journal":{"name":"2019 IEEE 13th International Conference on ASIC (ASICON)","volume":"19 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 IEEE 13th International Conference on ASIC (ASICON)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASICON47005.2019.8983496","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

This paper demonstrates the co-design of three-dimension (3D) Vertical Resistive Random Access Memory (RRAM) and the RRAM device. It presents a design consideration of 3D Vertical RRAM array in terms of array performance from the device point of view. A physics-based RRAM Spice model is used to evaluate the performance of 3D RRAM array, including write access voltage, read margin, energy consumption and switching speed. The effects of device parameters, device parasitic capacitance, device variation and the 3D array size are discussed for design consideration. The simulation results show that with carefully choosing the RRAM device material and structure, a fast-switching, low energy consumption 3D RRAM array can be realized.
基于物理的Spice模型的3D垂直RRAM阵列和器件协同设计
本文演示了三维垂直电阻随机存取存储器(RRAM)和RRAM器件的协同设计。从器件的角度出发,从阵列性能的角度对三维垂直RRAM阵列进行了设计考虑。采用基于物理的RRAM Spice模型对3D RRAM阵列的性能进行了评估,包括写访问电压、读余量、能耗和开关速度。讨论了器件参数、器件寄生电容、器件变化和三维阵列尺寸对设计的影响。仿真结果表明,通过精心选择RRAM器件材料和结构,可以实现快速切换、低能耗的3D RRAM阵列。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信