Low phase noise programmable clock generators for wireless modems

J. Belzile, N. Batani
{"title":"Low phase noise programmable clock generators for wireless modems","authors":"J. Belzile, N. Batani","doi":"10.1109/SPAWC.1999.783035","DOIUrl":null,"url":null,"abstract":"Modern digital programmable modems require very stable clock generation at the transmit side to provide a clean spectrum and to guarantee bit count integrity in the presence of prolonged signal outages. On the other hand, such modems need also to carry various traffic rates which in turn require a programmable clock. This paper covers the design performance and analysis of a high frequency, DDS driven, third order DPLL. The paper identifies the noise sources in such a design which differ from the traditional VCO driven PLL noise sources. Furthermore the analysis and hardware implementation of a low cost, low phase noise, wide range, high frequency and programmable clock generator are presented in the paper.","PeriodicalId":365086,"journal":{"name":"1999 2nd IEEE Workshop on Signal Processing Advances in Wireless Communications (Cat. No.99EX304)","volume":"26 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1999-05-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"1999 2nd IEEE Workshop on Signal Processing Advances in Wireless Communications (Cat. No.99EX304)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SPAWC.1999.783035","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

Modern digital programmable modems require very stable clock generation at the transmit side to provide a clean spectrum and to guarantee bit count integrity in the presence of prolonged signal outages. On the other hand, such modems need also to carry various traffic rates which in turn require a programmable clock. This paper covers the design performance and analysis of a high frequency, DDS driven, third order DPLL. The paper identifies the noise sources in such a design which differ from the traditional VCO driven PLL noise sources. Furthermore the analysis and hardware implementation of a low cost, low phase noise, wide range, high frequency and programmable clock generator are presented in the paper.
用于无线调制解调器的低相位噪声可编程时钟发生器
现代数字可编程调制解调器在发送端需要非常稳定的时钟生成,以提供干净的频谱,并在长时间信号中断的情况下保证位计数的完整性。另一方面,这样的调制解调器也需要承载不同的流量速率,这反过来又需要一个可编程时钟。本文介绍了一种高频DDS驱动三阶DPLL的设计性能和分析。本文识别了该设计中与传统压控振荡器驱动锁相环噪声源不同的噪声源。本文还介绍了一种低成本、低相位噪声、宽量程、高频、可编程时钟发生器的分析和硬件实现。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信