{"title":"A Low-power Low-noise Reconfigurable Bandwidth BiCMOS Neural Amplifier","authors":"N. Tasneem, I. Mahbub","doi":"10.1109/DCAS.2018.8620113","DOIUrl":null,"url":null,"abstract":"Significant advancements in miniaturized implantable electronics has given rise to a new dimension in the study of neuroscience. A low-noise neural amplifier is the first stage of an implantable electrophysiological signal recording system. This paper presents the design of a two-stage BiCMOS operational transconductance amplifier with reconfigurable bandwidth for the neural signal recording applications. The amplifier is designed using the standard 130 nm BiCMOS process. The designed amplifier achieves a closed-loop gain of 55.75 dB with a reconfigurable lower cut-off frequency of 0.13 Hz to 0.33 Hz and a higher cut-off frequency of 1.4 kHz. The reconfigurable bandwidth has been implemented by controlling the gate bias voltage of a pair of triple-well nMOS transistors working as the pseudoresistors in the feedback path. The simulated input-referred noise of the amplifier is 3.89, 3.59, 2.77 μVrms integrated over the 0.13, 0.17 and 0.33 Hz to 1 kHz frequency band respectively. The total power consumption of the amplifier is 1.5 μW with a dc-offset voltage of 12.3 mV. The designed amplifier has a CMRR (common-mode rejection ratio) and PSRR (power supply rejection ratio) of 104.8 dB and 97 dB respectively. The performance of the designed amplifier shows a good compatibility with the low-frequency neural signal recording systems.","PeriodicalId":320317,"journal":{"name":"2018 IEEE 13th Dallas Circuits and Systems Conference (DCAS)","volume":"158 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE 13th Dallas Circuits and Systems Conference (DCAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DCAS.2018.8620113","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5
Abstract
Significant advancements in miniaturized implantable electronics has given rise to a new dimension in the study of neuroscience. A low-noise neural amplifier is the first stage of an implantable electrophysiological signal recording system. This paper presents the design of a two-stage BiCMOS operational transconductance amplifier with reconfigurable bandwidth for the neural signal recording applications. The amplifier is designed using the standard 130 nm BiCMOS process. The designed amplifier achieves a closed-loop gain of 55.75 dB with a reconfigurable lower cut-off frequency of 0.13 Hz to 0.33 Hz and a higher cut-off frequency of 1.4 kHz. The reconfigurable bandwidth has been implemented by controlling the gate bias voltage of a pair of triple-well nMOS transistors working as the pseudoresistors in the feedback path. The simulated input-referred noise of the amplifier is 3.89, 3.59, 2.77 μVrms integrated over the 0.13, 0.17 and 0.33 Hz to 1 kHz frequency band respectively. The total power consumption of the amplifier is 1.5 μW with a dc-offset voltage of 12.3 mV. The designed amplifier has a CMRR (common-mode rejection ratio) and PSRR (power supply rejection ratio) of 104.8 dB and 97 dB respectively. The performance of the designed amplifier shows a good compatibility with the low-frequency neural signal recording systems.