Carbon-based Schottky barrier transistor: From compact modeling to digital circuit applications

S. Frégonèse, C. Maneux, T. Zimmer, M. Najari, H. Mnif, N. Masmoudi
{"title":"Carbon-based Schottky barrier transistor: From compact modeling to digital circuit applications","authors":"S. Frégonèse, C. Maneux, T. Zimmer, M. Najari, H. Mnif, N. Masmoudi","doi":"10.1109/DTIS.2011.5941435","DOIUrl":null,"url":null,"abstract":"This paper presents a comprehensive approach starting from compact model development for the Schottky barrier carbon nanotube field effect transistor (SB-CNTFET) to digital circuit simulation. The present compact model is essentially based on a novel formulation of the channel density of charge (Qcnt). This Qcnt is solved analytically using approximations for the transmission function T(E). Then, the compact model is used to simulate basic logical inverter gate. Thus, the influence of the Schottky barrier features (SB) on the voltage transfer characteristic (VTC) has been highlighted. Six transistor static memory cell (6T-SRAM) is presented and simulated on either read and write operations. Finally, for the assessment of the SB on the 6T-SRAM performances, transient power consumption results are compared with those of the conventional CNTFET with zero-SB height.","PeriodicalId":409387,"journal":{"name":"2011 6th International Conference on Design & Technology of Integrated Systems in Nanoscale Era (DTIS)","volume":"52 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-04-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 6th International Conference on Design & Technology of Integrated Systems in Nanoscale Era (DTIS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DTIS.2011.5941435","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This paper presents a comprehensive approach starting from compact model development for the Schottky barrier carbon nanotube field effect transistor (SB-CNTFET) to digital circuit simulation. The present compact model is essentially based on a novel formulation of the channel density of charge (Qcnt). This Qcnt is solved analytically using approximations for the transmission function T(E). Then, the compact model is used to simulate basic logical inverter gate. Thus, the influence of the Schottky barrier features (SB) on the voltage transfer characteristic (VTC) has been highlighted. Six transistor static memory cell (6T-SRAM) is presented and simulated on either read and write operations. Finally, for the assessment of the SB on the 6T-SRAM performances, transient power consumption results are compared with those of the conventional CNTFET with zero-SB height.
碳基肖特基势垒晶体管:从紧凑建模到数字电路应用
本文介绍了从肖特基势垒碳纳米管场效应晶体管的紧凑模型开发到数字电路仿真的综合方法。目前的紧凑模型基本上是基于电荷通道密度(Qcnt)的新公式。使用传输函数T(E)的近似解析地解决了这个量子量。然后,利用紧凑模型对基本逻辑逆变器栅极进行仿真。因此,肖特基势垒特性(SB)对电压转移特性(VTC)的影响得到了强调。提出了六晶体管静态存储单元(6T-SRAM),并对其读写操作进行了仿真。最后,为了评估SB对6T-SRAM性能的影响,将瞬态功耗结果与零SB高度的传统CNTFET进行了比较。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信