MODIFIED BYPASSING MULTIPLIER FOR POWER EFFICIENT FIR FILTER

Anita S. Daniel, N. Selvarasu
{"title":"MODIFIED BYPASSING MULTIPLIER FOR POWER EFFICIENT FIR FILTER","authors":"Anita S. Daniel, N. Selvarasu","doi":"10.18000/IJIES.30132","DOIUrl":null,"url":null,"abstract":"Low power consumption and smaller area are the most important criteria for the fabrication of DSP systems. Optimizing speed and power of the multiplier is a major design issue. However, speed and power are usual constraints conflicting to each other, so that increasing speed results in larger areas. Parallel multipliers like Braun’s multiplier are preferred over serial multipliers as they consume more power. In this paper, we have designed a low power FIR filter, by simplification of addition operation in a bypassing multiplier. The same has been implemented and the power dissipation is calculated. The effectiveness of the proposed technique is also proved by comparing the obtained results with the existing low power FIR filter design.","PeriodicalId":368328,"journal":{"name":"International Journal on Intelligent Electronic Systems","volume":"31 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Journal on Intelligent Electronic Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.18000/IJIES.30132","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Low power consumption and smaller area are the most important criteria for the fabrication of DSP systems. Optimizing speed and power of the multiplier is a major design issue. However, speed and power are usual constraints conflicting to each other, so that increasing speed results in larger areas. Parallel multipliers like Braun’s multiplier are preferred over serial multipliers as they consume more power. In this paper, we have designed a low power FIR filter, by simplification of addition operation in a bypassing multiplier. The same has been implemented and the power dissipation is calculated. The effectiveness of the proposed technique is also proved by comparing the obtained results with the existing low power FIR filter design.
改进的旁路乘法器功率高效fir滤波器
低功耗和小面积是制作DSP系统的最重要标准。优化倍增器的速度和功率是一个主要的设计问题。然而,速度和功率通常是相互冲突的约束,所以增加速度会导致更大的区域。与串行乘法器相比,像布朗乘法器这样的并行乘法器更受欢迎,因为它们消耗更多的功率。本文通过简化旁通乘法器的加法运算,设计了一种低功耗FIR滤波器。并对其功耗进行了计算。将所得结果与现有的低功耗FIR滤波器设计进行比较,证明了该技术的有效性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信