A 2.5-Gb/s CMOS Clock And Data Recovery Circuit With A 1/4 Rate Linear Phase Detector And Lock Detector

S. Alavi, O. Shoaei
{"title":"A 2.5-Gb/s CMOS Clock And Data Recovery Circuit With A 1/4 Rate Linear Phase Detector And Lock Detector","authors":"S. Alavi, O. Shoaei","doi":"10.1109/MIXDES.2006.1706562","DOIUrl":null,"url":null,"abstract":"An OC-48 phase-lock clock and data recovery (CDR) circuit is proposed, supported by system and circuit (CMOS 0.35mum) level simulation for SONET (2.488/2.688-Gb/s) transceiver applications. The CDR circuit exploits quarter rate linear phase detector. A novel quadrature ring oscillator using new active inductor is also introduced that operates at quarter rate of the original clock. Also for frequency locking this paper uses a lock detector. Making use of the frac14 linear phase detector (PD) facilitates the design of voltage controlled oscillator (VCO) and eliminates 1:4 demultiplexer and frequency divider since this topology directly produces recovered data","PeriodicalId":318768,"journal":{"name":"Proceedings of the International Conference Mixed Design of Integrated Circuits and System, 2006. MIXDES 2006.","volume":"22 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-06-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the International Conference Mixed Design of Integrated Circuits and System, 2006. MIXDES 2006.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MIXDES.2006.1706562","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

An OC-48 phase-lock clock and data recovery (CDR) circuit is proposed, supported by system and circuit (CMOS 0.35mum) level simulation for SONET (2.488/2.688-Gb/s) transceiver applications. The CDR circuit exploits quarter rate linear phase detector. A novel quadrature ring oscillator using new active inductor is also introduced that operates at quarter rate of the original clock. Also for frequency locking this paper uses a lock detector. Making use of the frac14 linear phase detector (PD) facilitates the design of voltage controlled oscillator (VCO) and eliminates 1:4 demultiplexer and frequency divider since this topology directly produces recovered data
带有1/4速率线性鉴相器和锁相器的2.5 gb /s CMOS时钟和数据恢复电路
针对SONET (2.488/2.688-Gb/s)收发器应用,提出了一种OC-48锁相时钟和数据恢复(CDR)电路,支持系统和电路(CMOS 0.35mum)级仿真。CDR电路利用四分之一速率线性鉴相器。本文还介绍了一种采用有源电感的正交环振荡器,其工作速率为原时钟的四分之一。对于频率锁定,本文还使用了锁检测器。使用frac14线性相位检测器(PD)简化了压控振荡器(VCO)的设计,并且消除了1:4解复用器和分频器,因为这种拓扑结构直接产生恢复数据
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信