Enhancement of the device characteristics for nanoscale charge trap flash memory devices utilizing a metal spacer layer

Hyun Woo Kim, J. H. You, D. Lee, Tae Whan Kim, Keun Woo Lee
{"title":"Enhancement of the device characteristics for nanoscale charge trap flash memory devices utilizing a metal spacer layer","authors":"Hyun Woo Kim, J. H. You, D. Lee, Tae Whan Kim, Keun Woo Lee","doi":"10.1109/SISPAD.2011.6035086","DOIUrl":null,"url":null,"abstract":"Nanoscale charge trap flash (CTF) memory devices with a metal spacer layer were designed to decrease the interference effect and to increase the fringing field effect and the coupling ratio. The optimum metal spacer depth of the memory devices was determined to enhance the device performance of the memory devices. The drain current and the threshold voltage shifts of the CTF memory devices were increased due to an increase in the fringing field and the coupling ratio resulting from the existence of the optimized metal spacer. The interference effect between neighboring cells was decreased due to the shielding of the electric field resulting from the existence of the metal spacer layer.","PeriodicalId":264913,"journal":{"name":"2011 International Conference on Simulation of Semiconductor Processes and Devices","volume":"47 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-10-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 International Conference on Simulation of Semiconductor Processes and Devices","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SISPAD.2011.6035086","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Nanoscale charge trap flash (CTF) memory devices with a metal spacer layer were designed to decrease the interference effect and to increase the fringing field effect and the coupling ratio. The optimum metal spacer depth of the memory devices was determined to enhance the device performance of the memory devices. The drain current and the threshold voltage shifts of the CTF memory devices were increased due to an increase in the fringing field and the coupling ratio resulting from the existence of the optimized metal spacer. The interference effect between neighboring cells was decreased due to the shielding of the electric field resulting from the existence of the metal spacer layer.
利用金属间隔层增强纳米级电荷阱闪存器件的器件特性
为了减小干扰效应,提高边缘场效应和耦合比,设计了带金属间隔层的纳米电荷阱闪光(CTF)存储器件。为了提高存储器件的器件性能,确定了存储器件的最佳金属间隔深度。优化后的金属间隔片的存在增加了边缘场和耦合比,增加了CTF存储器件的漏极电流和阈值电压漂移。由于金属间隔层的存在对电场的屏蔽,相邻单元间的干扰效应减弱。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信