Floating Point Arithmetic Unit with Multi-Precision for DSP Applications

M. Vishnupriya, B. Nancharaiah
{"title":"Floating Point Arithmetic Unit with Multi-Precision for DSP Applications","authors":"M. Vishnupriya, B. Nancharaiah","doi":"10.1109/ICECCT52121.2021.9616759","DOIUrl":null,"url":null,"abstract":"In digital signal processing, the arithmetic of floats is very significant. The arithmetic float point unit, which is normally selectable for various precision floating point numbers, is able to work at different precision floating point numbers among various types of engineering application. Flexible architecture of floating point arithmetic is provided by the accelerated growth of the FPGA technologies. This paper explains how a common floating point arithmetic method based on FPGA is constructed using Verilog HDL. The arithmetic floating point unit is capable of supplementing and subtracting a few double precision float point numbers or two singles. The floating point arithmetic unit will execute a pair of double-precision floating point numbers or two single-precision floating point numbers. At the conclusion of this article, simulation and hardware test illustrate functionality and measurement correctness.","PeriodicalId":155129,"journal":{"name":"2021 Fourth International Conference on Electrical, Computer and Communication Technologies (ICECCT)","volume":"44 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-09-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 Fourth International Conference on Electrical, Computer and Communication Technologies (ICECCT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECCT52121.2021.9616759","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

In digital signal processing, the arithmetic of floats is very significant. The arithmetic float point unit, which is normally selectable for various precision floating point numbers, is able to work at different precision floating point numbers among various types of engineering application. Flexible architecture of floating point arithmetic is provided by the accelerated growth of the FPGA technologies. This paper explains how a common floating point arithmetic method based on FPGA is constructed using Verilog HDL. The arithmetic floating point unit is capable of supplementing and subtracting a few double precision float point numbers or two singles. The floating point arithmetic unit will execute a pair of double-precision floating point numbers or two single-precision floating point numbers. At the conclusion of this article, simulation and hardware test illustrate functionality and measurement correctness.
用于DSP的多精度浮点运算单元
在数字信号处理中,浮点数的运算非常重要。算术浮点单元通常可用于各种精度浮点数,但在各种类型的工程应用中,它可以用于不同精度的浮点数。FPGA技术的快速发展为浮点运算提供了灵活的结构。本文介绍了如何利用Verilog HDL语言构建一种基于FPGA的通用浮点运算方法。算术浮点单位能够加减几个双精度浮点数或两个单精度浮点数。浮点运算单元将执行一对双精度浮点数或两个单精度浮点数。在本文的最后,仿真和硬件测试说明了功能和测量的正确性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信