{"title":"Floating Point Arithmetic Unit with Multi-Precision for DSP Applications","authors":"M. Vishnupriya, B. Nancharaiah","doi":"10.1109/ICECCT52121.2021.9616759","DOIUrl":null,"url":null,"abstract":"In digital signal processing, the arithmetic of floats is very significant. The arithmetic float point unit, which is normally selectable for various precision floating point numbers, is able to work at different precision floating point numbers among various types of engineering application. Flexible architecture of floating point arithmetic is provided by the accelerated growth of the FPGA technologies. This paper explains how a common floating point arithmetic method based on FPGA is constructed using Verilog HDL. The arithmetic floating point unit is capable of supplementing and subtracting a few double precision float point numbers or two singles. The floating point arithmetic unit will execute a pair of double-precision floating point numbers or two single-precision floating point numbers. At the conclusion of this article, simulation and hardware test illustrate functionality and measurement correctness.","PeriodicalId":155129,"journal":{"name":"2021 Fourth International Conference on Electrical, Computer and Communication Technologies (ICECCT)","volume":"44 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-09-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 Fourth International Conference on Electrical, Computer and Communication Technologies (ICECCT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECCT52121.2021.9616759","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
In digital signal processing, the arithmetic of floats is very significant. The arithmetic float point unit, which is normally selectable for various precision floating point numbers, is able to work at different precision floating point numbers among various types of engineering application. Flexible architecture of floating point arithmetic is provided by the accelerated growth of the FPGA technologies. This paper explains how a common floating point arithmetic method based on FPGA is constructed using Verilog HDL. The arithmetic floating point unit is capable of supplementing and subtracting a few double precision float point numbers or two singles. The floating point arithmetic unit will execute a pair of double-precision floating point numbers or two single-precision floating point numbers. At the conclusion of this article, simulation and hardware test illustrate functionality and measurement correctness.