Plasma doping on 68nm CMOS device source/drain formations

S. Qin, A. Mcteer, J. Hu, J. Liu, D. Panda, J. Trivedi
{"title":"Plasma doping on 68nm CMOS device source/drain formations","authors":"S. Qin, A. Mcteer, J. Hu, J. Liu, D. Panda, J. Trivedi","doi":"10.1109/IWJT.2008.4540007","DOIUrl":null,"url":null,"abstract":"The plasma doping technique offers unique advantages over conventional beam line systems, including system simplification, lower cost, higher throughput, and device performance equivalence or improvement. Plasma doping has been first used on 68 nm CMOS device source and drain formations. A PMOS device was doped by B2H5 plasma doping and an NMOS device was doped by AsH3 plasma doping. The devices fabricated by plasma doping processes were intensively evaluated in this paper. In addition to higher throughput, CMOS devices, both PMOS and NMOS devices, fabricated by plasma doping processes showed improved electrical performance to those fabricated by conventional beam line ion implantation, including ~10-20 percent lower contact resistances, similar threshold and sub-threshold characteristics, ~10 percent higher drive currents and transconductances, and better device performance curves.","PeriodicalId":369763,"journal":{"name":"Extended Abstracts - 2008 8th International Workshop on Junction Technology (IWJT '08)","volume":"44 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-05-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Extended Abstracts - 2008 8th International Workshop on Junction Technology (IWJT '08)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IWJT.2008.4540007","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

Abstract

The plasma doping technique offers unique advantages over conventional beam line systems, including system simplification, lower cost, higher throughput, and device performance equivalence or improvement. Plasma doping has been first used on 68 nm CMOS device source and drain formations. A PMOS device was doped by B2H5 plasma doping and an NMOS device was doped by AsH3 plasma doping. The devices fabricated by plasma doping processes were intensively evaluated in this paper. In addition to higher throughput, CMOS devices, both PMOS and NMOS devices, fabricated by plasma doping processes showed improved electrical performance to those fabricated by conventional beam line ion implantation, including ~10-20 percent lower contact resistances, similar threshold and sub-threshold characteristics, ~10 percent higher drive currents and transconductances, and better device performance curves.
68nm CMOS器件源极/漏极结构的等离子体掺杂
等离子体掺杂技术与传统的束流线系统相比具有独特的优势,包括系统简化,成本更低,吞吐量更高,器件性能等效或改进。等离子体掺杂首次应用于68纳米CMOS器件的源极和漏极结构。PMOS器件采用B2H5等离子体掺杂,NMOS器件采用AsH3等离子体掺杂。本文对等离子体掺杂工艺制备的器件进行了深入的评价。除了更高的吞吐量外,等离子体掺杂工艺制备的CMOS器件,无论是PMOS器件还是NMOS器件,其电学性能都比传统束流离子注入工艺制备的器件有所提高,包括接触电阻降低~10- 20%,阈值和亚阈值特性相似,驱动电流和跨导提高~ 10%,器件性能曲线更好。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信