S. Qin, A. Mcteer, J. Hu, J. Liu, D. Panda, J. Trivedi
{"title":"Plasma doping on 68nm CMOS device source/drain formations","authors":"S. Qin, A. Mcteer, J. Hu, J. Liu, D. Panda, J. Trivedi","doi":"10.1109/IWJT.2008.4540007","DOIUrl":null,"url":null,"abstract":"The plasma doping technique offers unique advantages over conventional beam line systems, including system simplification, lower cost, higher throughput, and device performance equivalence or improvement. Plasma doping has been first used on 68 nm CMOS device source and drain formations. A PMOS device was doped by B2H5 plasma doping and an NMOS device was doped by AsH3 plasma doping. The devices fabricated by plasma doping processes were intensively evaluated in this paper. In addition to higher throughput, CMOS devices, both PMOS and NMOS devices, fabricated by plasma doping processes showed improved electrical performance to those fabricated by conventional beam line ion implantation, including ~10-20 percent lower contact resistances, similar threshold and sub-threshold characteristics, ~10 percent higher drive currents and transconductances, and better device performance curves.","PeriodicalId":369763,"journal":{"name":"Extended Abstracts - 2008 8th International Workshop on Junction Technology (IWJT '08)","volume":"44 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-05-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Extended Abstracts - 2008 8th International Workshop on Junction Technology (IWJT '08)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IWJT.2008.4540007","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7
Abstract
The plasma doping technique offers unique advantages over conventional beam line systems, including system simplification, lower cost, higher throughput, and device performance equivalence or improvement. Plasma doping has been first used on 68 nm CMOS device source and drain formations. A PMOS device was doped by B2H5 plasma doping and an NMOS device was doped by AsH3 plasma doping. The devices fabricated by plasma doping processes were intensively evaluated in this paper. In addition to higher throughput, CMOS devices, both PMOS and NMOS devices, fabricated by plasma doping processes showed improved electrical performance to those fabricated by conventional beam line ion implantation, including ~10-20 percent lower contact resistances, similar threshold and sub-threshold characteristics, ~10 percent higher drive currents and transconductances, and better device performance curves.