Fault tolerance of SRAM-based FPGA via configuration frames

Farid Lahrach, A. Doumar, E. Châtelet
{"title":"Fault tolerance of SRAM-based FPGA via configuration frames","authors":"Farid Lahrach, A. Doumar, E. Châtelet","doi":"10.1109/DDECS.2011.5783066","DOIUrl":null,"url":null,"abstract":"Fault tolerance is an important system metric to increase chip reliability. The conventional technique for improving system reliability is through component replication, which usually comes at significant cost: increased design time, testing, power consumption, volume and weight. In this contribution, we propose a technique based on partial dynamic reconfiguration (PDR) to tolerate faults in configurable logic blocks (CLBs) and routing resources (RRs). The fault tolerance is achieved through SRAM cells of configuration frames. Our method do not require preallocated spare CLBs or RRs. The reliability of frames is analyzed and improved.","PeriodicalId":231389,"journal":{"name":"14th IEEE International Symposium on Design and Diagnostics of Electronic Circuits and Systems","volume":"170 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-04-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"14th IEEE International Symposium on Design and Diagnostics of Electronic Circuits and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DDECS.2011.5783066","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

Fault tolerance is an important system metric to increase chip reliability. The conventional technique for improving system reliability is through component replication, which usually comes at significant cost: increased design time, testing, power consumption, volume and weight. In this contribution, we propose a technique based on partial dynamic reconfiguration (PDR) to tolerate faults in configurable logic blocks (CLBs) and routing resources (RRs). The fault tolerance is achieved through SRAM cells of configuration frames. Our method do not require preallocated spare CLBs or RRs. The reliability of frames is analyzed and improved.
基于sram的FPGA通过配置帧实现容错
容错性是提高芯片可靠性的重要系统指标。提高系统可靠性的传统技术是通过组件复制,这通常会带来巨大的成本:增加设计时间、测试、功耗、体积和重量。在这篇文章中,我们提出了一种基于部分动态重构(PDR)的技术来容忍可配置逻辑块(clb)和路由资源(rr)中的错误。容错是通过配置帧的SRAM单元实现的。我们的方法不需要预先分配备用clb或rr。对框架的可靠性进行了分析和改进。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信