Critical Charge Dependency of Single Event Upset (SEU) on the Supply Voltage in Nanometric CMOS SRAMs

M. Soleimaninia, G. Raisali, A. Moslehi
{"title":"Critical Charge Dependency of Single Event Upset (SEU) on the Supply Voltage in Nanometric CMOS SRAMs","authors":"M. Soleimaninia, G. Raisali, A. Moslehi","doi":"10.1109/IICM57986.2022.10152417","DOIUrl":null,"url":null,"abstract":"Rapid scaling of integrated devices and circuits has been led to the serious concerns in nanometric technologies. Continuous downscaling of CMOS technology has been resulted into the decrease in the critical charge of memory devices like SRAM in nanometric technologies and made them more susceptible to Single Event Upsets (SEUs). Critical charge as the criterion of SEU vulnerability, is the minimum charge required to change a memory cell which is mainly attributed to the scaling of the supply voltage. In this paper, the dependence of critical charge on the supply voltage in a 65-nm CMOS SRAM has been studied. To this purpose, a memory cell was designed using Silvaco TCAD tool and incident particles with different values of Linear Energy Transfer (LET) struck on it. Then, the critical charge has been calculated at three supply voltages. The results exhibit significant changes of critical charge due to supply voltage variations. So that, lowering in the supply voltage has been resulted to the decrease in critical charge.","PeriodicalId":131546,"journal":{"name":"2022 Iranian International Conference on Microelectronics (IICM)","volume":"82 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-12-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 Iranian International Conference on Microelectronics (IICM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IICM57986.2022.10152417","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Rapid scaling of integrated devices and circuits has been led to the serious concerns in nanometric technologies. Continuous downscaling of CMOS technology has been resulted into the decrease in the critical charge of memory devices like SRAM in nanometric technologies and made them more susceptible to Single Event Upsets (SEUs). Critical charge as the criterion of SEU vulnerability, is the minimum charge required to change a memory cell which is mainly attributed to the scaling of the supply voltage. In this paper, the dependence of critical charge on the supply voltage in a 65-nm CMOS SRAM has been studied. To this purpose, a memory cell was designed using Silvaco TCAD tool and incident particles with different values of Linear Energy Transfer (LET) struck on it. Then, the critical charge has been calculated at three supply voltages. The results exhibit significant changes of critical charge due to supply voltage variations. So that, lowering in the supply voltage has been resulted to the decrease in critical charge.
单事件干扰(SEU)的临界电荷对纳米CMOS sram电源电压的依赖性
集成器件和电路的快速规模化已经引起了纳米技术的严重关注。CMOS技术的不断缩小导致纳米技术中SRAM等存储器件的临界电荷降低,使其更容易受到单事件扰动(seu)的影响。临界电荷是衡量单单元脆弱性的标准,它是改变存储单元所需的最小电荷,主要归因于电源电压的缩放。本文研究了65nm CMOS SRAM中临界电荷与电源电压的关系。为此,利用Silvaco TCAD工具设计了一个存储单元,并以不同的线性能量传递(LET)值入射粒子撞击存储单元。然后,计算了三种电源电压下的临界电荷。结果表明,由于电源电压的变化,临界电荷发生了显著的变化。因此,电源电压的降低导致了临界电荷的降低。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信