{"title":"Energy efficient DSP architectures for VSELP speech coder","authors":"Zhenzhong Gu, R. Sudhakar, E.K.B. Lee","doi":"10.1109/SOUTHC.1995.516098","DOIUrl":null,"url":null,"abstract":"One of the primary objectives in the design of digital portable radio is power reduction required to maximize run time and minimize battery size and weight. Available power saving strategies such as dynamic power level control and discontinuous transmission are limited in their scope. A more effective approach is to operate the processors at the lowest supply voltage without incurring reduction in the throughput. Parallel architecture utilizing pipelining and parallelism through hardware duplication can be used to maintain throughput at lower voltages, by allowing slower device speeds. In the paper, several parallel/pipelined implementations of a VSELP speech coder employing VSELP algorithm modifications are suggested and are assessed for the power saving-voice quality trade-off.","PeriodicalId":341055,"journal":{"name":"Proceedings of Southcon '95","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of Southcon '95","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SOUTHC.1995.516098","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
One of the primary objectives in the design of digital portable radio is power reduction required to maximize run time and minimize battery size and weight. Available power saving strategies such as dynamic power level control and discontinuous transmission are limited in their scope. A more effective approach is to operate the processors at the lowest supply voltage without incurring reduction in the throughput. Parallel architecture utilizing pipelining and parallelism through hardware duplication can be used to maintain throughput at lower voltages, by allowing slower device speeds. In the paper, several parallel/pipelined implementations of a VSELP speech coder employing VSELP algorithm modifications are suggested and are assessed for the power saving-voice quality trade-off.