{"title":"Investigation of memory effect with voltage or current charging pulse bias in MIS structures based on codoped Si-NCs","authors":"A. Mazurak, Jakub Jasmski, R. Mroczyński","doi":"10.1109/ULIS.2018.8354749","DOIUrl":null,"url":null,"abstract":"Co-doped Si-NCs have been introduced into MIS structures with HfOx gate dielectric layers. The fabricated test structures were characterized by means of stress-and-sense measurements in terms of device capacitance, flat-band voltage shift, and retention time. Presented results are promising for applications of Si-NCs in memory structures.","PeriodicalId":383788,"journal":{"name":"2018 Joint International EUROSOI Workshop and International Conference on Ultimate Integration on Silicon (EUROSOI-ULIS)","volume":"72 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 Joint International EUROSOI Workshop and International Conference on Ultimate Integration on Silicon (EUROSOI-ULIS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ULIS.2018.8354749","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
Co-doped Si-NCs have been introduced into MIS structures with HfOx gate dielectric layers. The fabricated test structures were characterized by means of stress-and-sense measurements in terms of device capacitance, flat-band voltage shift, and retention time. Presented results are promising for applications of Si-NCs in memory structures.