Novel scalable TDDB model for large-area MIM decoupling capacitors in high performance LSIs

N. Inoue, I. Kume, T. Iwaki, A. Shida, S. Yokogawa, M. Furumiya, Y. Hayashi
{"title":"Novel scalable TDDB model for large-area MIM decoupling capacitors in high performance LSIs","authors":"N. Inoue, I. Kume, T. Iwaki, A. Shida, S. Yokogawa, M. Furumiya, Y. Hayashi","doi":"10.1109/IITC.2009.5090385","DOIUrl":null,"url":null,"abstract":"Scalable TDDB model for large-area MIM capacitors is proposed to guarantee the reliability, limited by the defect-related extrinsic failure mode. Analysis based on this model leads to the guideline for the MIM design such as the dielectric thickness and capacitor area to achieve lifetime required for large decoupling capacitance on high-performance processors. Proposing TDDB model reveals that highly reliable MIM capacitor with ≫30 mm2, or ≫200 nF, per chip is realized successfully, suppressing the dynamic power-line noise in high performance LSIs.","PeriodicalId":301012,"journal":{"name":"2009 IEEE International Interconnect Technology Conference","volume":"29 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 IEEE International Interconnect Technology Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IITC.2009.5090385","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Scalable TDDB model for large-area MIM capacitors is proposed to guarantee the reliability, limited by the defect-related extrinsic failure mode. Analysis based on this model leads to the guideline for the MIM design such as the dielectric thickness and capacitor area to achieve lifetime required for large decoupling capacitance on high-performance processors. Proposing TDDB model reveals that highly reliable MIM capacitor with ≫30 mm2, or ≫200 nF, per chip is realized successfully, suppressing the dynamic power-line noise in high performance LSIs.
高性能lsi中大面积MIM去耦电容的新型可扩展TDDB模型
为了保证大面积MIM电容器的可靠性,提出了可扩展的TDDB模型,该模型不受缺陷相关的外部失效模式的限制。基于该模型的分析为MIM设计提供了指导原则,如介电厚度和电容面积,以实现高性能处理器上大去耦电容所需的寿命。提出的TDDB模型表明,该模型成功地实现了高可靠性的MIM电容,每片尺寸为30 mm2或200 nF,抑制了高性能lsi中的动态电源线噪声。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信