An improved low-power CMOS thyristor-based micro-to-millisecond delay element

B. Saft, Eric Schaefer, A. Jager, Alexander Rolapp, E. Hennig
{"title":"An improved low-power CMOS thyristor-based micro-to-millisecond delay element","authors":"B. Saft, Eric Schaefer, A. Jager, Alexander Rolapp, E. Hennig","doi":"10.1109/ESSCIRC.2014.6942037","DOIUrl":null,"url":null,"abstract":"We present a novel low-power CMOS thyristor-based delay element for delay durations in the micro- to millisecond ranges. Starting from a basic CMOS thyristor delay circuit, we propose several modifications to reduce the energy/delay ratio by a factor of four: The threshold voltage of the internal CMOS thyristor is raised and a pull-up/down current source is used to increase the delay duration and reduce the influence of subthreshold leakage current on integration time and nonlinearity. A second CMOS thyristor stage increases the steepness of the transition slopes, thereby reducing shunt currents in subsequent stages during the switching event. The circuit was designed and fabricated in a commercial 0.35-μm CMOS process. Measurements were performed on a ring oscillator comprising three instances of the proposed delay element. By varying the bias currents of the elements, the delay duration can be tuned over more than three decades from 4 μs to 22 ms with excellent linearity.","PeriodicalId":202377,"journal":{"name":"ESSCIRC 2014 - 40th European Solid State Circuits Conference (ESSCIRC)","volume":"4 1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-11-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"16","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"ESSCIRC 2014 - 40th European Solid State Circuits Conference (ESSCIRC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSCIRC.2014.6942037","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 16

Abstract

We present a novel low-power CMOS thyristor-based delay element for delay durations in the micro- to millisecond ranges. Starting from a basic CMOS thyristor delay circuit, we propose several modifications to reduce the energy/delay ratio by a factor of four: The threshold voltage of the internal CMOS thyristor is raised and a pull-up/down current source is used to increase the delay duration and reduce the influence of subthreshold leakage current on integration time and nonlinearity. A second CMOS thyristor stage increases the steepness of the transition slopes, thereby reducing shunt currents in subsequent stages during the switching event. The circuit was designed and fabricated in a commercial 0.35-μm CMOS process. Measurements were performed on a ring oscillator comprising three instances of the proposed delay element. By varying the bias currents of the elements, the delay duration can be tuned over more than three decades from 4 μs to 22 ms with excellent linearity.
一种改进的低功耗CMOS晶闸管微毫秒延时元件
我们提出了一种新型的低功耗CMOS晶闸管延迟元件,其延迟时间在微毫秒范围内。从基本的CMOS晶闸管延迟电路开始,我们提出了一些改进,将能量/延迟比降低了四倍:提高内部CMOS晶闸管的阈值电压,使用上拉/下拉电流源来增加延迟时间,减少亚阈值泄漏电流对积分时间和非线性的影响。第二CMOS晶闸管级增加了过渡斜率的陡度,从而减少了开关事件期间后续级中的分流电流。该电路采用商用0.35 μm CMOS工艺设计和制造。测量是在包含三个实例的环形振荡器上进行的。通过改变元件的偏置电流,延迟时间可以在超过30年的时间内从4 μs调整到22 ms,并具有良好的线性度。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信