Design and Implementation of Sixteen-bit Low Power and Area Efficient Dadda Multiplier

V. Manu, A. M. Vijaya Prakash, Mohan U Chandra
{"title":"Design and Implementation of Sixteen-bit Low Power and Area Efficient Dadda Multiplier","authors":"V. Manu, A. M. Vijaya Prakash, Mohan U Chandra","doi":"10.1109/RTEICT46194.2019.9016834","DOIUrl":null,"url":null,"abstract":"Low power and area efficient 16-bit multiplier has been designed and implemented using the Dadda algorithm. Here, the prime building block having low power dissipation and area efficient optimized full adder architecture and Carry Look-Ahead (CLA) adder is designed and implemented. Designing full adder is done by making use of complex cells in the technology node of 65nm to reduce the power dissipation and minimum area using TSMC 65nm library. The proposed multiplier design is optimized, simulated using ISE simulator and synthesized using Cadence Genus EDA tool and results are demonstrated. The power and area of the Dadda multiplier designed using proposed full adder is minimum compared to conventional design. The power and area are improved by an amount of 15.32% and 1.91% respectively, than the conventional-full adder. Dadda Multiplier designed here is used to implement 16-bit ALU the power and area obtained are 20.65% and 1.8% lesser than the existing design.","PeriodicalId":269385,"journal":{"name":"2019 4th International Conference on Recent Trends on Electronics, Information, Communication & Technology (RTEICT)","volume":"32 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 4th International Conference on Recent Trends on Electronics, Information, Communication & Technology (RTEICT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RTEICT46194.2019.9016834","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

Low power and area efficient 16-bit multiplier has been designed and implemented using the Dadda algorithm. Here, the prime building block having low power dissipation and area efficient optimized full adder architecture and Carry Look-Ahead (CLA) adder is designed and implemented. Designing full adder is done by making use of complex cells in the technology node of 65nm to reduce the power dissipation and minimum area using TSMC 65nm library. The proposed multiplier design is optimized, simulated using ISE simulator and synthesized using Cadence Genus EDA tool and results are demonstrated. The power and area of the Dadda multiplier designed using proposed full adder is minimum compared to conventional design. The power and area are improved by an amount of 15.32% and 1.91% respectively, than the conventional-full adder. Dadda Multiplier designed here is used to implement 16-bit ALU the power and area obtained are 20.65% and 1.8% lesser than the existing design.
16位低功耗、高效率数据乘法器的设计与实现
采用Dadda算法设计并实现了低功耗、高效率的16位乘法器。在此,设计并实现了具有低功耗和面积效率的优化全加法器架构和进位预判(CLA)加法器的主要模块。采用台积电65nm库,利用65nm技术节点上的复杂单元进行全加法器设计,以降低功耗和最小面积。对所提出的乘法器设计进行了优化,使用ISE模拟器进行了仿真,并使用Cadence Genus EDA工具进行了合成,并对结果进行了验证。与传统设计相比,采用全加法器设计的倍增器的功率和面积最小。与传统全加法器相比,功率和面积分别提高了15.32%和1.91%。本文设计的dada乘法器用于实现16位ALU,功率和面积比现有设计分别降低20.65%和1.8%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信