{"title":"Composite PFD based low-power, low noise, fast lock-in PLL","authors":"B. Kailath, Kottampara Kuppalath Majeed","doi":"10.1049/pbcs073f_ch6","DOIUrl":null,"url":null,"abstract":"It has been found that the proposed PLL design results in reduced lock time and reference spur while maintaining stable closed -loop operation. Composite PFD provides high gain and high loop band width (BW) during lock -in and lower loop BW after getting locked -in resulting in improvement in lock -in and noise characteristics. NL-PFD helps in eliminating blind zone, and linear PFD helps in eliminating dead zone while suppressing unwanted glitches completely from the output of the PFDs resulting in reduced reference spur. Charge pump and LF topology have been developed so as to maintain constant phase margin to ensure stability during tracking and after lock -in. A prototype of PLL operating at 2.56 GHz developed with 180 nm CMOS process is found to achieve reference spur of -71.4 dB c at 20 MHz offset.","PeriodicalId":413845,"journal":{"name":"VLSI and Post-CMOS Electronics. Volume 1: Design, modelling and simulation","volume":"12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-09-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"VLSI and Post-CMOS Electronics. Volume 1: Design, modelling and simulation","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1049/pbcs073f_ch6","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
It has been found that the proposed PLL design results in reduced lock time and reference spur while maintaining stable closed -loop operation. Composite PFD provides high gain and high loop band width (BW) during lock -in and lower loop BW after getting locked -in resulting in improvement in lock -in and noise characteristics. NL-PFD helps in eliminating blind zone, and linear PFD helps in eliminating dead zone while suppressing unwanted glitches completely from the output of the PFDs resulting in reduced reference spur. Charge pump and LF topology have been developed so as to maintain constant phase margin to ensure stability during tracking and after lock -in. A prototype of PLL operating at 2.56 GHz developed with 180 nm CMOS process is found to achieve reference spur of -71.4 dB c at 20 MHz offset.