A bit-serial sum of absolute difference accelerator for variable block size motion estimation of H.264

M. Fatemi, H. Ateş, R. Salleh
{"title":"A bit-serial sum of absolute difference accelerator for variable block size motion estimation of H.264","authors":"M. Fatemi, H. Ateş, R. Salleh","doi":"10.1109/CITISIA.2009.5224251","DOIUrl":null,"url":null,"abstract":"Bit-serial architectures offer a number of attractive features over their bit-parallel counterparts such as smaller area cost, lower density interconnection, a reduced number of pins, higher clock frequency, simpler routing and etc. These attractive features make them suitable for using in VLSI design and reduce overall production cost. In this paper, we propose the first least significant bit (LSB) bit-serial sum of absolute difference (SAD) hardware accelerator for integer variable block size motion estimation (VBSME) of H.264. This hardware accelerator is based on a previous state-of-art bit-parallel architecture namely propagate partial SAD. In order to reduce area cost and improve throughput, pixel truncation technique is adopted. Due to the bit-serial pipeline architecture and using small processing elements, our architecture works at much higher clock frequency (at least 4 times) and reduces area cost about 32% compared with its bit-parallel counterpart. The proposed hardware accelerator can be used in different disciplines from low bit rate to high bit rate by making a tradeoff between the degree of parallelism or using fast algorithm or a combination of both.","PeriodicalId":144722,"journal":{"name":"2009 Innovative Technologies in Intelligent Systems and Industrial Applications","volume":"17 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-07-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 Innovative Technologies in Intelligent Systems and Industrial Applications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CITISIA.2009.5224251","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

Abstract

Bit-serial architectures offer a number of attractive features over their bit-parallel counterparts such as smaller area cost, lower density interconnection, a reduced number of pins, higher clock frequency, simpler routing and etc. These attractive features make them suitable for using in VLSI design and reduce overall production cost. In this paper, we propose the first least significant bit (LSB) bit-serial sum of absolute difference (SAD) hardware accelerator for integer variable block size motion estimation (VBSME) of H.264. This hardware accelerator is based on a previous state-of-art bit-parallel architecture namely propagate partial SAD. In order to reduce area cost and improve throughput, pixel truncation technique is adopted. Due to the bit-serial pipeline architecture and using small processing elements, our architecture works at much higher clock frequency (at least 4 times) and reduces area cost about 32% compared with its bit-parallel counterpart. The proposed hardware accelerator can be used in different disciplines from low bit rate to high bit rate by making a tradeoff between the degree of parallelism or using fast algorithm or a combination of both.
一种用于H.264变块大小运动估计的位-序列和绝对差分加速器
位串行体系结构比位并行体系结构提供了许多有吸引力的特性,例如更小的面积成本、更低的互连密度、更少的引脚数量、更高的时钟频率、更简单的路由等。这些吸引人的特点使它们适合用于超大规模集成电路设计,并降低整体生产成本。本文提出了H.264整数可变块大小运动估计(VBSME)的第一最低有效位(LSB)位-串行绝对差和(SAD)硬件加速器。该硬件加速器基于先前最先进的位并行体系结构,即传播部分SAD。为了降低面积成本和提高吞吐量,采用了像素截断技术。由于位串行流水线架构和使用小的处理元件,我们的架构工作在更高的时钟频率(至少4倍),并减少面积成本约32%的位并行的同行。通过在并行度或使用快速算法或两者的组合之间进行权衡,所提出的硬件加速器可以用于从低比特率到高比特率的不同学科。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信