Stability enhancement techniques for nanoscale SRAM circuits: A comparison

S. Tawfik, V. Kursun
{"title":"Stability enhancement techniques for nanoscale SRAM circuits: A comparison","authors":"S. Tawfik, V. Kursun","doi":"10.1109/SOCDC.2008.4815586","DOIUrl":null,"url":null,"abstract":"Four circuit techniques for high data stability and low leakage power consumption in static CMOS memory circuits are compared in this paper. The techniques that provide the highest data stability, the lowest leakage power consumption, and the smallest memory cell area are identified. The first circuit technique employs a dynamic voltage swing wordline driver to control the operation of the standard six-transistor (6 T) memory cells. The wordline voltage swing is dynamically tuned during read and write operations in order to simultaneously enhance the read stability and the write margin without increasing the size of the transistors in the SRAM cell. The other three circuit techniques tackle the data stability challenge by modifying the memory cell circuit structure. A nine-transistor (9 T), an eighttransistor (8 T), and a dual-threshold-voltage (dual-Vt) seven-transistor (7 T) SRAM circuit are considered in this paper. The data storage nodes are isolated from the bitlines with these techniques, thereby significantly enhancing the read stability as compared to the standard 6 T SRAM circuits. Among the evaluated memory circuits, the 9 T and the 8 T SRAM cells provide the highest data stability during a read operation. The read stability of the 9 T and the 8 T SRAM cells is 80% higher as compared to a standard 6T SRAM cell sized for data stability (with beta = 3) in a 65 nm CMOS technology. Alternatively, the dynamic wordline voltage swing technique offers the smallest area and the dual-Vt 7 T SRAM cell consumes the lowest leakage power among the evaluated memory cells.","PeriodicalId":405078,"journal":{"name":"2008 International SoC Design Conference","volume":"38 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 International SoC Design Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SOCDC.2008.4815586","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

Abstract

Four circuit techniques for high data stability and low leakage power consumption in static CMOS memory circuits are compared in this paper. The techniques that provide the highest data stability, the lowest leakage power consumption, and the smallest memory cell area are identified. The first circuit technique employs a dynamic voltage swing wordline driver to control the operation of the standard six-transistor (6 T) memory cells. The wordline voltage swing is dynamically tuned during read and write operations in order to simultaneously enhance the read stability and the write margin without increasing the size of the transistors in the SRAM cell. The other three circuit techniques tackle the data stability challenge by modifying the memory cell circuit structure. A nine-transistor (9 T), an eighttransistor (8 T), and a dual-threshold-voltage (dual-Vt) seven-transistor (7 T) SRAM circuit are considered in this paper. The data storage nodes are isolated from the bitlines with these techniques, thereby significantly enhancing the read stability as compared to the standard 6 T SRAM circuits. Among the evaluated memory circuits, the 9 T and the 8 T SRAM cells provide the highest data stability during a read operation. The read stability of the 9 T and the 8 T SRAM cells is 80% higher as compared to a standard 6T SRAM cell sized for data stability (with beta = 3) in a 65 nm CMOS technology. Alternatively, the dynamic wordline voltage swing technique offers the smallest area and the dual-Vt 7 T SRAM cell consumes the lowest leakage power among the evaluated memory cells.
纳米级SRAM电路稳定性增强技术:比较
本文比较了静态CMOS存储电路中实现高数据稳定性和低泄漏功耗的四种电路技术。确定了提供最高数据稳定性、最低泄漏功耗和最小存储单元面积的技术。第一种电路技术采用动态电压摆幅字线驱动器来控制标准六晶体管(6t)存储单元的操作。在读写操作期间动态调整字线电压摆幅,以便在不增加SRAM单元中晶体管尺寸的情况下同时提高读取稳定性和写入裕度。其他三种电路技术通过修改存储单元电路结构来解决数据稳定性的挑战。本文考虑了一个九晶体管(9t),一个八晶体管(8t)和一个双阈值电压(双vt)七晶体管(7t) SRAM电路。与标准的6 T SRAM电路相比,这些技术将数据存储节点与位线隔离,从而显着提高了读取稳定性。在评估的存储电路中,9t和8t SRAM单元在读取操作期间提供最高的数据稳定性。与65纳米CMOS技术中数据稳定性(beta = 3)的标准6T SRAM单元相比,9t和8t SRAM单元的读取稳定性高出80%。另外,动态字线电压摆幅技术提供最小的面积,双vt 7t SRAM单元在评估的存储单元中消耗最低的泄漏功率。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信