A fully-integrated +23-dBm CMOS triple cascode linear power amplifier with inner-parallel power control scheme

Hyoung-Seok Oh, C. Kim, Hyun-Kyu Yu, Choong-Ki Kim
{"title":"A fully-integrated +23-dBm CMOS triple cascode linear power amplifier with inner-parallel power control scheme","authors":"Hyoung-Seok Oh, C. Kim, Hyun-Kyu Yu, Choong-Ki Kim","doi":"10.1109/RFIC.2006.1651111","DOIUrl":null,"url":null,"abstract":"The low oxide breakdown voltage of CMOS power transistor and low power-added efficiency (PAE) at low power levels have been major challenging issues in the implementation of high-power linear power amplifiers (PAs), especially in deep sub-micron CMOS technology. In order to alleviate these problems, a triple cascode CMOS PA with inner-parallel power control scheme is presented. The proposed PA, fully-integrated in 0.18mum CMOS technology, delivers an output power of 23dBm with 35% PAE at 3.3V supply voltage. Since the thin-oxide transistors of the minimum feature size can be utilized as power transistors in the proposed PA, a high power gain of 19dB has been achieved even at single-stage. And PAE at an 8dB-backoff from the 1dB compression point (P1dB) of 20dBm has been measured as high as 12%","PeriodicalId":194071,"journal":{"name":"IEEE Radio Frequency Integrated Circuits (RFIC) Symposium, 2006","volume":"17 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-06-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"22","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Radio Frequency Integrated Circuits (RFIC) Symposium, 2006","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RFIC.2006.1651111","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 22

Abstract

The low oxide breakdown voltage of CMOS power transistor and low power-added efficiency (PAE) at low power levels have been major challenging issues in the implementation of high-power linear power amplifiers (PAs), especially in deep sub-micron CMOS technology. In order to alleviate these problems, a triple cascode CMOS PA with inner-parallel power control scheme is presented. The proposed PA, fully-integrated in 0.18mum CMOS technology, delivers an output power of 23dBm with 35% PAE at 3.3V supply voltage. Since the thin-oxide transistors of the minimum feature size can be utilized as power transistors in the proposed PA, a high power gain of 19dB has been achieved even at single-stage. And PAE at an 8dB-backoff from the 1dB compression point (P1dB) of 20dBm has been measured as high as 12%
全集成+ 23dbm CMOS三级联码线性功率放大器,内并行功率控制方案
CMOS功率晶体管的低氧化击穿电压和低功率水平下的低功率附加效率(PAE)一直是实现大功率线性功率放大器(PAs)的主要挑战,特别是在深亚微米CMOS技术中。为了解决这些问题,提出了一种内并联的三级联CMOS功率控制方案。所提出的PA完全集成在0.18 μ m CMOS技术中,在3.3V电源电压下提供23dBm的输出功率和35%的PAE。由于最小特征尺寸的薄氧化物晶体管可以用作功率晶体管,因此即使在单级也可以获得19dB的高功率增益。从20dBm的1dB压缩点(P1dB)后退8db时,PAE测量值高达12%
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信