A simple limit cycle suppression scheme for hysteresis current controlled PWM VSI with consideration of switching delay time

K. Tungpimolrut, M. Matsui, T. Fukao
{"title":"A simple limit cycle suppression scheme for hysteresis current controlled PWM VSI with consideration of switching delay time","authors":"K. Tungpimolrut, M. Matsui, T. Fukao","doi":"10.1109/IAS.1992.244433","DOIUrl":null,"url":null,"abstract":"A novel suppression scheme for switching known as the limit cycle in a hysteresis current controller is presented. The proposed method is based on the concept of superimposing a common offset signal, which has both proper amplitude and pattern, on three-phase current references, and does not need any additional circuit. It is verified that the switching interference occurs more easily and directly depends on the period of the delay time. Moreover, the switching delay time also significantly influences the effect of limit cycle suppressions. It is seen that with the proposed method the switching interference is greatly suppressed even if the switching delay time exists. Simulations and experiments are performed to verify the effectiveness of the proposed method, and some results are presented.<<ETX>>","PeriodicalId":110710,"journal":{"name":"Conference Record of the 1992 IEEE Industry Applications Society Annual Meeting","volume":"8 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1992-10-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"18","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Conference Record of the 1992 IEEE Industry Applications Society Annual Meeting","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IAS.1992.244433","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 18

Abstract

A novel suppression scheme for switching known as the limit cycle in a hysteresis current controller is presented. The proposed method is based on the concept of superimposing a common offset signal, which has both proper amplitude and pattern, on three-phase current references, and does not need any additional circuit. It is verified that the switching interference occurs more easily and directly depends on the period of the delay time. Moreover, the switching delay time also significantly influences the effect of limit cycle suppressions. It is seen that with the proposed method the switching interference is greatly suppressed even if the switching delay time exists. Simulations and experiments are performed to verify the effectiveness of the proposed method, and some results are presented.<>
一种简单的考虑开关延迟时间的迟滞电流控制PWM VSI极限环抑制方案
提出了一种新的开关抑制方案,即迟滞电流控制器中的极限环。该方法基于在三相电流基准上叠加具有适当幅度和模式的共同偏置信号的概念,并且不需要任何额外的电路。实验证明,开关干扰的产生更容易,且直接取决于延时时间的长短。此外,开关延迟时间也显著影响极限环抑制的效果。结果表明,即使存在切换延迟时间,该方法也能有效抑制切换干扰。通过仿真和实验验证了该方法的有效性,并给出了一些结果。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信