Effect of via separation and low-k dielectric materials on the thermal characteristics of Cu interconnects

TingYen Chiang, K. Banerjee, K. Saraswat
{"title":"Effect of via separation and low-k dielectric materials on the thermal characteristics of Cu interconnects","authors":"TingYen Chiang, K. Banerjee, K. Saraswat","doi":"10.1109/IEDM.2000.904306","DOIUrl":null,"url":null,"abstract":"This paper reports the impact of vias on the spatial distribution of temperature rise in metal lines and shows that the temperature is highly dependent on the via separation. A 3D electro-thermal simulation methodology using a short-pulse stress is presented to evaluate interconnect design options from a thermal point of view. The simulation methodology has also been applied to quantify the use of dummy thermal vias as additional heat sinking paths to alleviate the temperature rise in the metal wires for the first time. Finally, the impact of metal wire aspect ratio and low-k dielectrics on interconnect thermal characteristics is discussed.","PeriodicalId":276800,"journal":{"name":"International Electron Devices Meeting 2000. Technical Digest. IEDM (Cat. No.00CH37138)","volume":"10 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-12-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"67","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Electron Devices Meeting 2000. Technical Digest. IEDM (Cat. No.00CH37138)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEDM.2000.904306","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 67

Abstract

This paper reports the impact of vias on the spatial distribution of temperature rise in metal lines and shows that the temperature is highly dependent on the via separation. A 3D electro-thermal simulation methodology using a short-pulse stress is presented to evaluate interconnect design options from a thermal point of view. The simulation methodology has also been applied to quantify the use of dummy thermal vias as additional heat sinking paths to alleviate the temperature rise in the metal wires for the first time. Finally, the impact of metal wire aspect ratio and low-k dielectrics on interconnect thermal characteristics is discussed.
过孔分离和低k介电材料对铜互连热特性的影响
本文报道了通孔对金属线温升空间分布的影响,表明温度高度依赖于通孔分离。提出了一种使用短脉冲应力的三维电热模拟方法,从热的角度评估互连设计选项。该模拟方法还首次应用于量化虚拟热通孔作为额外散热路径的使用,以缓解金属丝的温升。最后,讨论了金属线长径比和低k介电材料对互连热特性的影响。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信