A switched-current third-order oversampling modulator with coupled differential replica FMC

Guo-Ming Sung, Ying-Tzu Lai, Kuo-Hsuan Chang
{"title":"A switched-current third-order oversampling modulator with coupled differential replica FMC","authors":"Guo-Ming Sung, Ying-Tzu Lai, Kuo-Hsuan Chang","doi":"10.1109/ICASID.2012.6325303","DOIUrl":null,"url":null,"abstract":"This paper presents a switched-current (SI) third-order sigma-delta modulator (SDM) which consists of a current-mode sample-and-hold (S/H) and a feedback topology to reduce the input impedance at input terminal, and a common-mode feed-forward (CMFF) circuit to improve the common-mode offset at output terminal. Besides, a SI feedback memory cell (FMC) with low clock feedthrough (CFT) error is presented with a coupled differential replica (CDR) topology. The proposed third-order SDM is designed and implemented with standard 0.35-μm CMOS technology. The simulation results show that the peak value of signal to noise plus distortion ratio (SNDR) is roughly 104.9 dB at the sampling rate of 10.24 MHz and the signal bandwidth of 80 kHz. However, the power dissipation of 33 mW is too large at power supply voltage of 2.5 V.","PeriodicalId":408223,"journal":{"name":"Anti-counterfeiting, Security, and Identification","volume":"24 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Anti-counterfeiting, Security, and Identification","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICASID.2012.6325303","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This paper presents a switched-current (SI) third-order sigma-delta modulator (SDM) which consists of a current-mode sample-and-hold (S/H) and a feedback topology to reduce the input impedance at input terminal, and a common-mode feed-forward (CMFF) circuit to improve the common-mode offset at output terminal. Besides, a SI feedback memory cell (FMC) with low clock feedthrough (CFT) error is presented with a coupled differential replica (CDR) topology. The proposed third-order SDM is designed and implemented with standard 0.35-μm CMOS technology. The simulation results show that the peak value of signal to noise plus distortion ratio (SNDR) is roughly 104.9 dB at the sampling rate of 10.24 MHz and the signal bandwidth of 80 kHz. However, the power dissipation of 33 mW is too large at power supply voltage of 2.5 V.
一种带耦合差分复制FMC的开关电流三阶过采样调制器
本文提出了一种开关电流(SI)三阶σ - δ调制器(SDM),该调制器由电流模式采样保持(S/H)和反馈拓扑组成,以降低输入端的输入阻抗,并采用共模前馈(CMFF)电路改善输出端的共模偏置。此外,采用耦合差分复制(CDR)拓扑结构,提出了具有低时钟馈通误差的SI反馈存储单元(FMC)。所提出的三阶SDM采用标准的0.35 μm CMOS工艺设计和实现。仿真结果表明,当采样率为10.24 MHz,信号带宽为80 kHz时,信噪比加失真比(SNDR)峰值约为104.9 dB。但是,在2.5 V的供电电压下,33mw的功耗太大。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信