A Dual PFD Phase Rotating Multi-Phase PLL for 5Gbps PCI Express Gen2 Multi-Lane Serial Link Receiver in 0.13um CMOS

Sungjoon Kim, Dongyun Lee, Young-Soo Park, Yongsam Moon, Daeyun Shim
{"title":"A Dual PFD Phase Rotating Multi-Phase PLL for 5Gbps PCI Express Gen2 Multi-Lane Serial Link Receiver in 0.13um CMOS","authors":"Sungjoon Kim, Dongyun Lee, Young-Soo Park, Yongsam Moon, Daeyun Shim","doi":"10.1109/VLSIC.2007.4342732","DOIUrl":null,"url":null,"abstract":"A dual phase frequency detector phase-locked loop (PLL) architecture for multi-lane 5 Gbps serial link receiver is demonstrated using 0.13 mum CMOS. The PLL's 8 multiphase clocks can be rotated altogether digitally with respect to a single fixed phase clock from a main PLL. The phase step resolution is 1/15 of a unit bit interval and the rotation is achieved by adding only one additional phase-frequency detector (PFD) and a charge pump. The rms jitter is 1.2 ps for 5 Gbps serial link operation. The new PLL occupies 0.015 mm2 and consumes 3 mA from a 1.2 V supply. The small area and low power nature of the architecture is suitable for receivers in multi-lane serial links.","PeriodicalId":261092,"journal":{"name":"2007 IEEE Symposium on VLSI Circuits","volume":"8 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-06-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 IEEE Symposium on VLSI Circuits","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIC.2007.4342732","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 12

Abstract

A dual phase frequency detector phase-locked loop (PLL) architecture for multi-lane 5 Gbps serial link receiver is demonstrated using 0.13 mum CMOS. The PLL's 8 multiphase clocks can be rotated altogether digitally with respect to a single fixed phase clock from a main PLL. The phase step resolution is 1/15 of a unit bit interval and the rotation is achieved by adding only one additional phase-frequency detector (PFD) and a charge pump. The rms jitter is 1.2 ps for 5 Gbps serial link operation. The new PLL occupies 0.015 mm2 and consumes 3 mA from a 1.2 V supply. The small area and low power nature of the architecture is suitable for receivers in multi-lane serial links.
用于5Gbps PCI Express Gen2多通道串行链路接收器的双PFD相位旋转多相锁相环(0.13um CMOS
采用0.13 μ m CMOS,设计了一种适用于多通道5gbps串行链路接收机的双相鉴频锁相环(PLL)结构。锁相环的8个多相时钟可以相对于主锁相环的一个固定相位时钟进行数字旋转。相位阶跃分辨率为单位比特间隔的1/15,旋转仅通过添加一个额外的相频检测器(PFD)和电荷泵来实现。对于5gbps串行链路操作,rms抖动为1.2 ps。新的锁相环占用0.015 mm2,从1.2 V电源消耗3 mA。该结构的小面积和低功耗特性适用于多通道串行链路中的接收器。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信