A discussion on SRAM circuit design trend in deeper nano-meter era

H. Yamauchi
{"title":"A discussion on SRAM circuit design trend in deeper nano-meter era","authors":"H. Yamauchi","doi":"10.1109/SOCDC.2008.4815598","DOIUrl":null,"url":null,"abstract":"This paper describes the comparisons of area scaling trend of various SRAM margin-assist solutions for VT variability issues, which are based on efforts by not only the cell topology changes from 6 T to 8 T and 10 T but also incorporating multiple voltages supply for cell terminal biasing and timing sequence controls of read and write. The various solutions are analyzed in light of an impact of ever increasing VT variation (sigmaVT) on the required area overhead for each design solution, resulting in slowdown in the scaling pace. It has been found that 6 T will be allowed long reign even in 15 nm, if sigmaVT increasing pace is optimistically assumed, which sigmaVT can be suppressed to <70 mV even at 15 nm, thanks to EOT scaling for LSTP process, otherwise 10 T and 8 T with read modify write will be needed.","PeriodicalId":405078,"journal":{"name":"2008 International SoC Design Conference","volume":"71 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 International SoC Design Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SOCDC.2008.4815598","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

This paper describes the comparisons of area scaling trend of various SRAM margin-assist solutions for VT variability issues, which are based on efforts by not only the cell topology changes from 6 T to 8 T and 10 T but also incorporating multiple voltages supply for cell terminal biasing and timing sequence controls of read and write. The various solutions are analyzed in light of an impact of ever increasing VT variation (sigmaVT) on the required area overhead for each design solution, resulting in slowdown in the scaling pace. It has been found that 6 T will be allowed long reign even in 15 nm, if sigmaVT increasing pace is optimistically assumed, which sigmaVT can be suppressed to <70 mV even at 15 nm, thanks to EOT scaling for LSTP process, otherwise 10 T and 8 T with read modify write will be needed.
深度纳米时代SRAM电路设计趋势探讨
本文描述了针对VT变异性问题的各种SRAM裕度辅助解决方案的面积缩放趋势的比较,这些解决方案不仅基于单元拓扑从6 T到8 T和10 T的变化,而且还结合了用于单元终端偏置和读写时序控制的多个电压供应。根据不断增加的VT变化(sigmaVT)对每个设计解决方案所需面积开销的影响,分析了各种解决方案,从而导致缩放速度减慢。已经发现,如果乐观地假设sigmaVT增加速度,即使在15 nm, 6 T也可以允许长时间统治,由于LSTP过程的EOT缩放,即使在15 nm, sigmaVT也可以被抑制到<70 mV,否则将需要10 T和8 T带读修改写。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信