A bit swap logic (BSL) based bubble error correction (BEC) method for flash ADCs

Pranati Ghoshal, S. Sen
{"title":"A bit swap logic (BSL) based bubble error correction (BEC) method for flash ADCs","authors":"Pranati Ghoshal, S. Sen","doi":"10.1109/CIEC.2016.7513760","DOIUrl":null,"url":null,"abstract":"Flash type analog to digital converters (ADCs) have the highest speed amongst all the available ADCs because of their parallel architecture. The comparator outputs in a flash ADC are in the so-called `thermometer code' form. Because of device mismatch, clock jitter, offset voltage and metastability problems prevalent in a flash ADC, it suffers from bubble or sparkle error problem. This thus leads to an erroneous output code with consequent disastrous performance. Several researchers have attempted to overcome the bubble error problem with various bubble error correction (BEC) schemes but with limited success. An attempt has been made in this paper to correct the bubble error - the degree of correction vary from the first order to any higher order. Simulations have been carried out on the proposed circuit - both for first and second orders. It has been established that it requires lesser number of transistors and thus would consume less power.","PeriodicalId":443343,"journal":{"name":"2016 2nd International Conference on Control, Instrumentation, Energy & Communication (CIEC)","volume":"37 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 2nd International Conference on Control, Instrumentation, Energy & Communication (CIEC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CIEC.2016.7513760","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

Abstract

Flash type analog to digital converters (ADCs) have the highest speed amongst all the available ADCs because of their parallel architecture. The comparator outputs in a flash ADC are in the so-called `thermometer code' form. Because of device mismatch, clock jitter, offset voltage and metastability problems prevalent in a flash ADC, it suffers from bubble or sparkle error problem. This thus leads to an erroneous output code with consequent disastrous performance. Several researchers have attempted to overcome the bubble error problem with various bubble error correction (BEC) schemes but with limited success. An attempt has been made in this paper to correct the bubble error - the degree of correction vary from the first order to any higher order. Simulations have been carried out on the proposed circuit - both for first and second orders. It has been established that it requires lesser number of transistors and thus would consume less power.
一种基于比特交换逻辑(BSL)的闪存adc气泡纠错(BEC)方法
由于其并行结构,闪存型模数转换器(adc)在所有可用的adc中具有最高的速度。flash ADC中的比较器输出是所谓的“温度计代码”形式。由于器件失配、时钟抖动、偏置电压和亚稳等问题在闪存ADC中普遍存在,导致其存在气泡或闪光误差问题。这将导致错误的输出代码,从而导致灾难性的性能。一些研究人员尝试用各种气泡误差校正(BEC)方案来克服气泡误差问题,但收效甚微。本文尝试对气泡误差进行校正,校正程度从一阶到更高阶不等。对所提出的电路进行了一阶和二阶的仿真。它已经确定,它需要较少数量的晶体管,因此将消耗更少的功率。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信