Class D Audio Amplifier Design Theory and Design Implementation for Portable Applications

S. Krit, H. Amrani, H. Qjidaa, H. Cordonnier
{"title":"Class D Audio Amplifier Design Theory and Design Implementation for Portable Applications","authors":"S. Krit, H. Amrani, H. Qjidaa, H. Cordonnier","doi":"10.1109/ISCIII.2007.367396","DOIUrl":null,"url":null,"abstract":"This paper presents a single chip class D amplifier with two selectable gains 6 dB & 9 dB, 1.4 W output power and 86% efficiency with an 8 ohm load. This chip uses a frequencies trim-able ramp generator. Input clock frequency range with 250 kHz - 550 kHz and 8 bits trim, 4 bits (LSB) to trim the ramp amplitude to vdd/5 peak-to-peak, 4 bits (MSB) to adjust the ramp continuity, the trimming procedures consists on putting a zero input signal, and adjust the trim code such as to get a 50% duty cycle PWM output signal, Reduction of inter-modulation in case of mixing of Audio and Voice. It operates with a 2.5 V to 5.5 V supply voltage, 0.5 um, double-poly, triple-metal BiCMOS process. It has an area of 1.5 times 1.2 mm2 and it achieves a THD as low as 0.04%, with a flatband response between 20 Hz and 20 kHz.","PeriodicalId":314768,"journal":{"name":"2007 International Symposium on Computational Intelligence and Intelligent Informatics","volume":"65 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-03-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 International Symposium on Computational Intelligence and Intelligent Informatics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISCIII.2007.367396","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

Abstract

This paper presents a single chip class D amplifier with two selectable gains 6 dB & 9 dB, 1.4 W output power and 86% efficiency with an 8 ohm load. This chip uses a frequencies trim-able ramp generator. Input clock frequency range with 250 kHz - 550 kHz and 8 bits trim, 4 bits (LSB) to trim the ramp amplitude to vdd/5 peak-to-peak, 4 bits (MSB) to adjust the ramp continuity, the trimming procedures consists on putting a zero input signal, and adjust the trim code such as to get a 50% duty cycle PWM output signal, Reduction of inter-modulation in case of mixing of Audio and Voice. It operates with a 2.5 V to 5.5 V supply voltage, 0.5 um, double-poly, triple-metal BiCMOS process. It has an area of 1.5 times 1.2 mm2 and it achieves a THD as low as 0.04%, with a flatband response between 20 Hz and 20 kHz.
便携式D类音频放大器设计理论与设计实现
本文介绍了一种单片D类放大器,具有6 dB和9 dB两个增益可选,输出功率为1.4 W,负载为8欧姆时效率为86%。这个芯片使用一个频率可调的斜坡发生器。输入时钟频率范围250khz - 550khz和8位修剪,4位(LSB)修剪斜坡幅度到vdd/5峰对峰,4位(MSB)调整斜坡连续性,修剪过程包括把一个零输入信号,并调整修剪代码,如得到一个50%占空比的PWM输出信号,减少相互调制的情况下,音频和语音的混合。它工作在2.5 V至5.5 V的电源电压,0.5 um,双聚,三金属BiCMOS工艺。它的面积为1.5 × 1.2 mm2, THD低至0.04%,平坦带响应在20 Hz和20 kHz之间。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信