Reduced comparators for low power flash ADC using TSMC018

P. Rahul, A. A. Kulkarni, Sohail Sankanur, M. Raghavendra
{"title":"Reduced comparators for low power flash ADC using TSMC018","authors":"P. Rahul, A. A. Kulkarni, Sohail Sankanur, M. Raghavendra","doi":"10.1109/ICMDCS.2017.8211567","DOIUrl":null,"url":null,"abstract":"Flash converters have high speed conversion rate compared to other types of Analog to digital converter (ADC). As precision increases, Flash ADC requires large number of comparators compared to other ADCs. Hence, the increase in chip area, power consumption and cost of Flash converters makes trade off for many applications. So, the low power Flash ADC is aimed to be designed with less number of low power consumption comparators. The proposed Flash ADC of 4 bit resolution uses only four low power consumption comparators. The reference voltages from the diode connected transistorvoltage divider network is selected through the multiplexers and fed to the comparators. The proposed CMOS Flash ADC is implemented using Mentor Graphics EDA tool with MOS model library-TSMC 0.18um parameters.","PeriodicalId":314717,"journal":{"name":"2017 International conference on Microelectronic Devices, Circuits and Systems (ICMDCS)","volume":"8 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 International conference on Microelectronic Devices, Circuits and Systems (ICMDCS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICMDCS.2017.8211567","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8

Abstract

Flash converters have high speed conversion rate compared to other types of Analog to digital converter (ADC). As precision increases, Flash ADC requires large number of comparators compared to other ADCs. Hence, the increase in chip area, power consumption and cost of Flash converters makes trade off for many applications. So, the low power Flash ADC is aimed to be designed with less number of low power consumption comparators. The proposed Flash ADC of 4 bit resolution uses only four low power consumption comparators. The reference voltages from the diode connected transistorvoltage divider network is selected through the multiplexers and fed to the comparators. The proposed CMOS Flash ADC is implemented using Mentor Graphics EDA tool with MOS model library-TSMC 0.18um parameters.
使用TSMC018减少了低功耗闪存ADC的比较器
与其他类型的模数转换器(ADC)相比,闪存转换器具有较高的转换率。随着精度的提高,与其他ADC相比,Flash ADC需要大量的比较器。因此,增加芯片面积,功耗和成本的闪存转换器使许多应用折衷。因此,低功耗Flash ADC的设计目标是采用较少数量的低功耗比较器。提出的4位分辨率Flash ADC仅使用4个低功耗比较器。来自二极管连接的晶体管分压器网络的参考电压通过多路复用器选择并馈送到比较器。所提出的CMOS Flash ADC采用Mentor Graphics EDA工具和MOS模型库- tsmc 0.18um参数实现。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信