A fine-grained co-simulation methodology for IR-drop noise in silicon interposer and TSV-based 3D IC

Taigon Song, S. Lim
{"title":"A fine-grained co-simulation methodology for IR-drop noise in silicon interposer and TSV-based 3D IC","authors":"Taigon Song, S. Lim","doi":"10.1109/EPEPS.2011.6100236","DOIUrl":null,"url":null,"abstract":"In this paper, we propose a methodology which can co-simulate IR-drop noise for 3D IC, silicon interposer, and PCB simultaneously, and demonstrate how severe the IR-drop is in the silicon interposer. This methodology uses not only PCB and package (silicon interposer) stacking information, but also full transistor-level 3D IC switching information for a precise IR-drop calculation. By utilizing these information, we show the IR-drop noise map of the PDN (Power Distribution Network) in the interposer and the 3D IC mounted on it. Based on our results, we found that (1) the IR-drop noise caused by silicon interposer is very severe to few tens of mV, and (2) our co-analysis method fixes the overestimation of IR-drop caused by the traditional method.","PeriodicalId":313560,"journal":{"name":"2011 IEEE 20th Conference on Electrical Performance of Electronic Packaging and Systems","volume":"115 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-12-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 IEEE 20th Conference on Electrical Performance of Electronic Packaging and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EPEPS.2011.6100236","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

Abstract

In this paper, we propose a methodology which can co-simulate IR-drop noise for 3D IC, silicon interposer, and PCB simultaneously, and demonstrate how severe the IR-drop is in the silicon interposer. This methodology uses not only PCB and package (silicon interposer) stacking information, but also full transistor-level 3D IC switching information for a precise IR-drop calculation. By utilizing these information, we show the IR-drop noise map of the PDN (Power Distribution Network) in the interposer and the 3D IC mounted on it. Based on our results, we found that (1) the IR-drop noise caused by silicon interposer is very severe to few tens of mV, and (2) our co-analysis method fixes the overestimation of IR-drop caused by the traditional method.
硅中间体和基于tsv的3D集成电路中ir降噪声的细粒度联合模拟方法
在本文中,我们提出了一种可以同时模拟三维集成电路、硅中间层和PCB的ir下降噪声的方法,并证明了硅中间层中的ir下降有多严重。该方法不仅使用PCB和封装(硅中间层)堆叠信息,还使用全晶体管级3D IC开关信息进行精确的ir降计算。利用这些信息,我们展示了中间层中PDN(配电网络)和安装在其上的3D IC的IR-drop噪声图。根据我们的研究结果,我们发现:(1)硅中间体引起的IR-drop噪声非常严重,可以达到几十mV;(2)我们的联合分析方法修复了传统方法对IR-drop的过高估计。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信