Real-time observation of trap generation by scanning tunneling microscopy and the correlation to high-κ gate stack breakdown

Y. C. Ong, D. Ang, K. Pey, S. O’Shea, K. Kakushima, T. Kawanago, H. Iwai, C. Tung
{"title":"Real-time observation of trap generation by scanning tunneling microscopy and the correlation to high-κ gate stack breakdown","authors":"Y. C. Ong, D. Ang, K. Pey, S. O’Shea, K. Kakushima, T. Kawanago, H. Iwai, C. Tung","doi":"10.1109/IRPS.2009.5173334","DOIUrl":null,"url":null,"abstract":"Evolution of electronic trap generation in the highdielectric constant (Hκ) layer and the interfacial layer (IL) of the Hκ gate stack and their interdependency is examined at nanoscopic resolution using scanning tunnelling microscopy (STM). We observed experimentally (i) trap generation in the dielectric layer next to the cathode is generally mismatched with pre-existing traps in the IL which exhibit stress induced leakage current (SILC) characteristics. (ii) Pre-existing SILC trap can evolve into a percolation path within the dielectric layer. (iii) pre-existing leakage path in the Hκ can accelerate trap generation in the IL due to electric field enhancement. Based on the experimental insight, a model on how BD of the Hκ gate stack is triggered by traps in the Hκ and IL layers is proposed.","PeriodicalId":345860,"journal":{"name":"2009 IEEE International Reliability Physics Symposium","volume":"16 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-04-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 IEEE International Reliability Physics Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IRPS.2009.5173334","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Evolution of electronic trap generation in the highdielectric constant (Hκ) layer and the interfacial layer (IL) of the Hκ gate stack and their interdependency is examined at nanoscopic resolution using scanning tunnelling microscopy (STM). We observed experimentally (i) trap generation in the dielectric layer next to the cathode is generally mismatched with pre-existing traps in the IL which exhibit stress induced leakage current (SILC) characteristics. (ii) Pre-existing SILC trap can evolve into a percolation path within the dielectric layer. (iii) pre-existing leakage path in the Hκ can accelerate trap generation in the IL due to electric field enhancement. Based on the experimental insight, a model on how BD of the Hκ gate stack is triggered by traps in the Hκ and IL layers is proposed.
扫描隧道显微镜实时观察陷阱产生及其与高κ栅极堆叠击穿的关系
利用扫描隧道显微镜(STM)在纳米分辨率下研究了高介电常数(Hκ)层和Hκ栅极堆栈界面层(IL)中电子陷阱生成的演变及其相互依赖性。我们在实验中观察到(1)阴极旁边的介电层中产生的陷阱通常与IL中已有的陷阱不匹配,这些陷阱表现出应力诱发漏电流(SILC)特征。(ii)预先存在的硅碳阱可以演变成介电层内的渗透路径。(iii)由于电场增强,Hκ中预先存在的漏通路可以加速IL中陷阱的产生。基于实验的见解,提出了一个关于Hκ和IL层中的陷阱如何触发Hκ门堆栈的BD的模型。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信