Leakage current compensation technique of ESD protection circuit for CMOS operational amplifier

Koken Chin, H. San, Atsushi Kitajima, Y. Arai, Jun Yamashita, Hisashi Ito
{"title":"Leakage current compensation technique of ESD protection circuit for CMOS operational amplifier","authors":"Koken Chin, H. San, Atsushi Kitajima, Y. Arai, Jun Yamashita, Hisashi Ito","doi":"10.1109/ISPACS.2016.7824722","DOIUrl":null,"url":null,"abstract":"This paper presents an input bias current reduction technique for CMOS operational amplifier (op-amp) with electrostatic discharge (ESD) protection circuit. In a high input impedance CMOS op-amp, the leakage current of electrostatic discharge protection circuit causes a non-ideality error of input bias current. Especially, the leakage current increases drastically at high operating temperature. Proposed input bias current cancellation technique uses an additional op-amp and the replicas of ESD protection diodes to compensate the leakage current of ESD to reduce the input current of op-amp. SPICE simulation results verify the leakage current reduction effectiveness of proposed technique, and the input current of amplifier decreased to less than 1pA at 150 degrees in 0.7um standard CMOS technology without any extra options.","PeriodicalId":131543,"journal":{"name":"2016 International Symposium on Intelligent Signal Processing and Communication Systems (ISPACS)","volume":"9 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 International Symposium on Intelligent Signal Processing and Communication Systems (ISPACS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISPACS.2016.7824722","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

This paper presents an input bias current reduction technique for CMOS operational amplifier (op-amp) with electrostatic discharge (ESD) protection circuit. In a high input impedance CMOS op-amp, the leakage current of electrostatic discharge protection circuit causes a non-ideality error of input bias current. Especially, the leakage current increases drastically at high operating temperature. Proposed input bias current cancellation technique uses an additional op-amp and the replicas of ESD protection diodes to compensate the leakage current of ESD to reduce the input current of op-amp. SPICE simulation results verify the leakage current reduction effectiveness of proposed technique, and the input current of amplifier decreased to less than 1pA at 150 degrees in 0.7um standard CMOS technology without any extra options.
CMOS运算放大器ESD保护电路漏电流补偿技术
提出了一种具有静电放电(ESD)保护电路的CMOS运算放大器(运放)输入偏置电流减小技术。在高输入阻抗CMOS运放中,静电放电保护电路的漏电流会引起输入偏置电流的非理想误差。特别是在高工作温度下,漏电流急剧增大。本文提出的输入偏置电流消除技术采用一个额外的运算放大器和ESD保护二极管的复制品来补偿ESD的漏电流,以减小运算放大器的输入电流。SPICE仿真结果验证了该技术的漏电流降低效果,在0.7um标准CMOS技术下,在150度下放大器输入电流降低到小于1pA,无需任何额外选项。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信