P.E. Dahlen, T. Timpane, D. Becker, T.W. Liang, W. Martin, P. Rudrud, G.K. Bartley
{"title":"Maintaining System Signal and Power Integrity Characteristics as Part of a Module Cost-Reduction Exercise","authors":"P.E. Dahlen, T. Timpane, D. Becker, T.W. Liang, W. Martin, P. Rudrud, G.K. Bartley","doi":"10.1109/EPEP.2007.4387130","DOIUrl":null,"url":null,"abstract":"This paper describes design activity which involved replacing an existing ceramic single chip module package design with a new organic laminate version, each using the same ASIC, for the purpose of cost reduction, and subject to stringent system level design constraints. Since the electrical properties and characteristics of the ceramic and organic package designs were not absolutely identical, it was necessary to perform electrical equivalency analyses at the system level.","PeriodicalId":402571,"journal":{"name":"2007 IEEE Electrical Performance of Electronic Packaging","volume":"28 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-11-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 IEEE Electrical Performance of Electronic Packaging","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EPEP.2007.4387130","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
This paper describes design activity which involved replacing an existing ceramic single chip module package design with a new organic laminate version, each using the same ASIC, for the purpose of cost reduction, and subject to stringent system level design constraints. Since the electrical properties and characteristics of the ceramic and organic package designs were not absolutely identical, it was necessary to perform electrical equivalency analyses at the system level.