{"title":"FPGA Implementation of Power Efficient Floating Point Fused Multiply-Add Unit","authors":"K. Mounika, P. V. Ramana","doi":"10.1109/CSNT51715.2021.9509678","DOIUrl":null,"url":null,"abstract":"This paper deals with on-chip power reduction and area efficient fused floating point multiply-add unit, which is aimed to be used for 2D/3D graphics and scientific etc. applications. Floating point plays a vital role in Digital Signal Processor. On implementing fused floating point multiply-add, the total on-chip power between synthesis and implementation is reduced. By using fused floating point speed of the execution will be very fast. These designs are simulated and synthesized with VIVADO IP 2020.2. It achieves best on-chip power and less area. Synthesised results are encouraging.","PeriodicalId":122176,"journal":{"name":"2021 10th IEEE International Conference on Communication Systems and Network Technologies (CSNT)","volume":"7 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-06-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 10th IEEE International Conference on Communication Systems and Network Technologies (CSNT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CSNT51715.2021.9509678","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
This paper deals with on-chip power reduction and area efficient fused floating point multiply-add unit, which is aimed to be used for 2D/3D graphics and scientific etc. applications. Floating point plays a vital role in Digital Signal Processor. On implementing fused floating point multiply-add, the total on-chip power between synthesis and implementation is reduced. By using fused floating point speed of the execution will be very fast. These designs are simulated and synthesized with VIVADO IP 2020.2. It achieves best on-chip power and less area. Synthesised results are encouraging.
本文研究了一种片上功耗低、面积高效的融合浮点乘加单元,该单元旨在用于二维/三维图形和科学等应用。浮点数在数字信号处理器中起着至关重要的作用。在实现融合浮点乘加运算时,降低了合成和实现之间的片上总功耗。通过使用融合浮点,执行速度将非常快。利用VIVADO IP 2020.2对这些设计进行了仿真和合成。它实现了最佳的片上功率和更小的面积。综合结果令人鼓舞。