Noise analysis of a reduced complexity pipeline analog-to-digital converter

H. Le, A. Zayegh, J. Singh
{"title":"Noise analysis of a reduced complexity pipeline analog-to-digital converter","authors":"H. Le, A. Zayegh, J. Singh","doi":"10.1109/DELTA.2004.10059","DOIUrl":null,"url":null,"abstract":"This paper presents a mathematical analysis of the noise generated within a 12-bit reduced complexity pipeline analog-to-digital converter (ADC) to demonstrate the effect of noise on the device performance. A modified flash ADC was employed instead of the traditional full flash ADC to implement the sub-ADC in the proposed pipeline ADC to reduce the device complexity and attain lower system power consumption. The 12-bit pipeline ADC is operated at 400 MHz and generates total noise power of 3.38/spl times/10/sup -12//spl middot//spl Delta/f (V/sup 2/) at this frequency. The developed model provides a good estimation of the noise generated by the circuit and gives an accurate prediction on the circuit noise performance. Also, such model provides good guide for further improvement of the circuit performance.","PeriodicalId":444571,"journal":{"name":"Proceedings. DELTA 2004. Second IEEE International Workshop on Electronic Design, Test and Applications","volume":"101 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-01-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings. DELTA 2004. Second IEEE International Workshop on Electronic Design, Test and Applications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DELTA.2004.10059","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This paper presents a mathematical analysis of the noise generated within a 12-bit reduced complexity pipeline analog-to-digital converter (ADC) to demonstrate the effect of noise on the device performance. A modified flash ADC was employed instead of the traditional full flash ADC to implement the sub-ADC in the proposed pipeline ADC to reduce the device complexity and attain lower system power consumption. The 12-bit pipeline ADC is operated at 400 MHz and generates total noise power of 3.38/spl times/10/sup -12//spl middot//spl Delta/f (V/sup 2/) at this frequency. The developed model provides a good estimation of the noise generated by the circuit and gives an accurate prediction on the circuit noise performance. Also, such model provides good guide for further improvement of the circuit performance.
一种低复杂度流水线模数转换器的噪声分析
本文对12位低复杂度流水线模数转换器(ADC)内产生的噪声进行了数学分析,以证明噪声对器件性能的影响。采用一种改进的闪存ADC代替传统的全闪存ADC来实现流水线ADC中的子ADC,以降低器件复杂度和系统功耗。12位流水线ADC工作在400mhz,在该频率下产生的总噪声功率为3.38/spl倍/10/sup -12//spl middot//spl Delta/f (V/sup 2/)。所建立的模型能很好地估计电路产生的噪声,并能准确地预测电路的噪声性能。该模型为进一步提高电路性能提供了良好的指导。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信