Understanding large swing and low swing operation in DyCML gates

Tiago Borges, E. Martins, L. N. Alves
{"title":"Understanding large swing and low swing operation in DyCML gates","authors":"Tiago Borges, E. Martins, L. N. Alves","doi":"10.1109/ICECS.2012.6463675","DOIUrl":null,"url":null,"abstract":"This paper investigates the operation of dynamic current-mode logic gates (DyCML), under large swing and low swing conditions. Traditionally, the operation of DyCML gates is ruled by charge distribution models, stating that, the output charge is transferred during the evaluation phase to a dynamic current source capacitor. Output swing is governed by the ratio between load and dynamic source capacitances, which are able to accommodate all the output voltage swing. This paper shows that this model is not adequate for all output swing conditions; in particular there are two different modes that need to be considered. Simulation results, using a standard 350nm CMOS process provide evidence of these different behaviors. Second order effects are also considered, providing guidelines for future research.","PeriodicalId":269365,"journal":{"name":"2012 19th IEEE International Conference on Electronics, Circuits, and Systems (ICECS 2012)","volume":"24 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 19th IEEE International Conference on Electronics, Circuits, and Systems (ICECS 2012)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECS.2012.6463675","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This paper investigates the operation of dynamic current-mode logic gates (DyCML), under large swing and low swing conditions. Traditionally, the operation of DyCML gates is ruled by charge distribution models, stating that, the output charge is transferred during the evaluation phase to a dynamic current source capacitor. Output swing is governed by the ratio between load and dynamic source capacitances, which are able to accommodate all the output voltage swing. This paper shows that this model is not adequate for all output swing conditions; in particular there are two different modes that need to be considered. Simulation results, using a standard 350nm CMOS process provide evidence of these different behaviors. Second order effects are also considered, providing guidelines for future research.
了解DyCML门的大摆幅和低摆幅操作
本文研究了动态电流型逻辑门(DyCML)在大摆幅和低摆幅条件下的工作。传统上,DyCML门的工作是由电荷分布模型控制的,即在评估阶段,输出电荷转移到动态电流源电容器上。输出摆幅由负载和动态源电容之间的比值决定,它能够适应所有的输出电压摆幅。结果表明,该模型不适用于所有输出摆幅条件;特别是有两种不同的模式需要考虑。使用标准350nm CMOS工艺的仿真结果提供了这些不同行为的证据。二阶效应也被考虑在内,为今后的研究提供指导。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信