{"title":"Understanding large swing and low swing operation in DyCML gates","authors":"Tiago Borges, E. Martins, L. N. Alves","doi":"10.1109/ICECS.2012.6463675","DOIUrl":null,"url":null,"abstract":"This paper investigates the operation of dynamic current-mode logic gates (DyCML), under large swing and low swing conditions. Traditionally, the operation of DyCML gates is ruled by charge distribution models, stating that, the output charge is transferred during the evaluation phase to a dynamic current source capacitor. Output swing is governed by the ratio between load and dynamic source capacitances, which are able to accommodate all the output voltage swing. This paper shows that this model is not adequate for all output swing conditions; in particular there are two different modes that need to be considered. Simulation results, using a standard 350nm CMOS process provide evidence of these different behaviors. Second order effects are also considered, providing guidelines for future research.","PeriodicalId":269365,"journal":{"name":"2012 19th IEEE International Conference on Electronics, Circuits, and Systems (ICECS 2012)","volume":"24 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 19th IEEE International Conference on Electronics, Circuits, and Systems (ICECS 2012)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECS.2012.6463675","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
This paper investigates the operation of dynamic current-mode logic gates (DyCML), under large swing and low swing conditions. Traditionally, the operation of DyCML gates is ruled by charge distribution models, stating that, the output charge is transferred during the evaluation phase to a dynamic current source capacitor. Output swing is governed by the ratio between load and dynamic source capacitances, which are able to accommodate all the output voltage swing. This paper shows that this model is not adequate for all output swing conditions; in particular there are two different modes that need to be considered. Simulation results, using a standard 350nm CMOS process provide evidence of these different behaviors. Second order effects are also considered, providing guidelines for future research.