Design and application of the high-voltage ultra-shallow junction PJFET

Zhikuan Wang, Zhaohuan Tang, Yong Liu, Guohua Shui, Hongqi Ou, Yonghui Yang
{"title":"Design and application of the high-voltage ultra-shallow junction PJFET","authors":"Zhikuan Wang, Zhaohuan Tang, Yong Liu, Guohua Shui, Hongqi Ou, Yonghui Yang","doi":"10.1109/IWJT.2010.5474906","DOIUrl":null,"url":null,"abstract":"In this paper, the high-voltage, ultra-shallow junction PJFET was fabricated with the Bi-FET (JFET compatible bipolar) process. The device with the top-gate junction depth about 0.1µm, the breakdown voltage more than 80V, the gate-leakage current less than 5 pA, and the pinch-off voltage 0.8V~2.0V adjustable was realized. The PJFET and its Bi-FET process technology were used to design and process a high-precision integrated OPA. The measured results showed that the OPA has the bias current of less than 50 pA, the voltage noise of less than 50 nV/Hz1/2, and the current noise of less than 0.05 pA/Hz1/2.","PeriodicalId":205070,"journal":{"name":"2010 International Workshop on Junction Technology Extended Abstracts","volume":"61 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-05-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 International Workshop on Junction Technology Extended Abstracts","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IWJT.2010.5474906","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

In this paper, the high-voltage, ultra-shallow junction PJFET was fabricated with the Bi-FET (JFET compatible bipolar) process. The device with the top-gate junction depth about 0.1µm, the breakdown voltage more than 80V, the gate-leakage current less than 5 pA, and the pinch-off voltage 0.8V~2.0V adjustable was realized. The PJFET and its Bi-FET process technology were used to design and process a high-precision integrated OPA. The measured results showed that the OPA has the bias current of less than 50 pA, the voltage noise of less than 50 nV/Hz1/2, and the current noise of less than 0.05 pA/Hz1/2.
高压超浅结PJFET的设计与应用
本文采用双极fet(兼容JFET的双极)工艺制备了高压超浅结PJFET。该器件实现了顶栅结深约0.1µm,击穿电压大于80V,栅漏电流小于5pa,截断电压0.8V~2.0V可调。采用PJFET及其双场效应管工艺技术设计和加工高精度集成OPA。测量结果表明,OPA的偏置电流小于50 pA,电压噪声小于50 nV/Hz1/2,电流噪声小于0.05 pA/Hz1/2。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信