{"title":"Design and simulation of a 6th Order continuous-time sigma-delta modulator using integrated lc filter in a standard CMOS technology","authors":"S. Benabid, E. N. Aghdam","doi":"10.1109/AE.2014.7011660","DOIUrl":null,"url":null,"abstract":"A 6th order bandpass continuous-time sigma delta modulator centered at 300MHz suitable for Software Defined Radio receiver is presented. This modulator is implemented in a standard low-cost 0.35μm CMOS technology. Several Q-enhanced LC resonators are implemented in a parallel structure using highly linear operational transconductance amplifiers (OTA), LC tank, and transconductor acts as a negative resistance to compensate the ohmic losses in inductor. Furthermore, an improved method employing two 3-bit flash ADC as a loop quantizer allows to double the sampling frequency and to relax the comparator requirements. Consequently we can design a modulator clocked at 1.2GHz allowing the integration of passive LC-filters in this standard technology. Transistor level simulations show that the modulator achieves a signal-to-noise and distortion-ratio (SNDR) of 82.6dB over a 6MHz signal band.","PeriodicalId":149779,"journal":{"name":"2014 International Conference on Applied Electronics","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2014-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 International Conference on Applied Electronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/AE.2014.7011660","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
A 6th order bandpass continuous-time sigma delta modulator centered at 300MHz suitable for Software Defined Radio receiver is presented. This modulator is implemented in a standard low-cost 0.35μm CMOS technology. Several Q-enhanced LC resonators are implemented in a parallel structure using highly linear operational transconductance amplifiers (OTA), LC tank, and transconductor acts as a negative resistance to compensate the ohmic losses in inductor. Furthermore, an improved method employing two 3-bit flash ADC as a loop quantizer allows to double the sampling frequency and to relax the comparator requirements. Consequently we can design a modulator clocked at 1.2GHz allowing the integration of passive LC-filters in this standard technology. Transistor level simulations show that the modulator achieves a signal-to-noise and distortion-ratio (SNDR) of 82.6dB over a 6MHz signal band.