Design and simulation of a 6th Order continuous-time sigma-delta modulator using integrated lc filter in a standard CMOS technology

S. Benabid, E. N. Aghdam
{"title":"Design and simulation of a 6th Order continuous-time sigma-delta modulator using integrated lc filter in a standard CMOS technology","authors":"S. Benabid, E. N. Aghdam","doi":"10.1109/AE.2014.7011660","DOIUrl":null,"url":null,"abstract":"A 6th order bandpass continuous-time sigma delta modulator centered at 300MHz suitable for Software Defined Radio receiver is presented. This modulator is implemented in a standard low-cost 0.35μm CMOS technology. Several Q-enhanced LC resonators are implemented in a parallel structure using highly linear operational transconductance amplifiers (OTA), LC tank, and transconductor acts as a negative resistance to compensate the ohmic losses in inductor. Furthermore, an improved method employing two 3-bit flash ADC as a loop quantizer allows to double the sampling frequency and to relax the comparator requirements. Consequently we can design a modulator clocked at 1.2GHz allowing the integration of passive LC-filters in this standard technology. Transistor level simulations show that the modulator achieves a signal-to-noise and distortion-ratio (SNDR) of 82.6dB over a 6MHz signal band.","PeriodicalId":149779,"journal":{"name":"2014 International Conference on Applied Electronics","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2014-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 International Conference on Applied Electronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/AE.2014.7011660","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

A 6th order bandpass continuous-time sigma delta modulator centered at 300MHz suitable for Software Defined Radio receiver is presented. This modulator is implemented in a standard low-cost 0.35μm CMOS technology. Several Q-enhanced LC resonators are implemented in a parallel structure using highly linear operational transconductance amplifiers (OTA), LC tank, and transconductor acts as a negative resistance to compensate the ohmic losses in inductor. Furthermore, an improved method employing two 3-bit flash ADC as a loop quantizer allows to double the sampling frequency and to relax the comparator requirements. Consequently we can design a modulator clocked at 1.2GHz allowing the integration of passive LC-filters in this standard technology. Transistor level simulations show that the modulator achieves a signal-to-noise and distortion-ratio (SNDR) of 82.6dB over a 6MHz signal band.
基于标准CMOS技术的集成lc滤波器的六阶连续时间σ - δ调制器的设计与仿真
提出了一种适用于软件无线电接收机的以300MHz为中心的六阶带通连续σ δ调制器。该调制器采用标准的低成本0.35μm CMOS技术。几个q增强LC谐振器采用高线性操作跨导放大器(OTA)、LC槽和作为负电阻补偿电感中的欧姆损耗的跨导器并联结构实现。此外,采用两个3位闪存ADC作为环路量化器的改进方法允许将采样频率加倍并放宽比较器要求。因此,我们可以设计一个时钟为1.2GHz的调制器,允许在该标准技术中集成无源lc滤波器。晶体管级仿真表明,该调制器在6MHz信号频段内的信噪比和失真比(SNDR)达到82.6dB。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信