A review of time jitter and digital systems

V. Reinhardt
{"title":"A review of time jitter and digital systems","authors":"V. Reinhardt","doi":"10.1109/FREQ.2005.1573900","DOIUrl":null,"url":null,"abstract":"Time jitter is an important parameter for determining the performance of digital systems. This paper reviews how time jitter impacts the performance of digital systems. For the purposes of later discussions, digital systems are broken down into three major categories: synchronous data transfer, asynchronous data transfer, and digital sampling systems. A statistical framework is first developed for treating time jitter. This framework explicitly deals with issues of bandwidth and noise processes with 1/fn spectra. It is shown that various forms of the standard variance of time jitter are convergent in the presence of 1/fn noise, if one explicitly considers the properties of the system phase response function for each of these categories. It is also shown that standard variances are preferred over 2nd difference variances in dealing with digital performance issues such as bit errors, because standard variances can be directly related to the total time error (jitter plus skew). Detailed discussions of how time jitter impacts the enumerated categories of digital systems are then presented. In synchronous data transfer systems, it is shown that time jitter causes hard bit errors, that only the white noise components of clock oscillator and gate noise make appreciable contributions to the time jitter, and that aliasing of this white noise is a major issue. In asynchronous systems, it is shown that time jitter can also cause soft errors or bit error rate degradation and that there is an additional time jitter term due to relative master clock-local clock oscillator jitter, whose value is determined by 1/f n oscillator noise as well as the white noise. Finally, for digital sampling in analog-to-digital and digital-to-analog converters, it is shown that noise power or multiplicative decorrelation noise generated by sampling clock jitter is a major limitation on the bit resolution (effective number of bits) of these devices","PeriodicalId":108334,"journal":{"name":"Proceedings of the 2005 IEEE International Frequency Control Symposium and Exposition, 2005.","volume":"4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-08-31","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"29","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 2005 IEEE International Frequency Control Symposium and Exposition, 2005.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/FREQ.2005.1573900","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 29

Abstract

Time jitter is an important parameter for determining the performance of digital systems. This paper reviews how time jitter impacts the performance of digital systems. For the purposes of later discussions, digital systems are broken down into three major categories: synchronous data transfer, asynchronous data transfer, and digital sampling systems. A statistical framework is first developed for treating time jitter. This framework explicitly deals with issues of bandwidth and noise processes with 1/fn spectra. It is shown that various forms of the standard variance of time jitter are convergent in the presence of 1/fn noise, if one explicitly considers the properties of the system phase response function for each of these categories. It is also shown that standard variances are preferred over 2nd difference variances in dealing with digital performance issues such as bit errors, because standard variances can be directly related to the total time error (jitter plus skew). Detailed discussions of how time jitter impacts the enumerated categories of digital systems are then presented. In synchronous data transfer systems, it is shown that time jitter causes hard bit errors, that only the white noise components of clock oscillator and gate noise make appreciable contributions to the time jitter, and that aliasing of this white noise is a major issue. In asynchronous systems, it is shown that time jitter can also cause soft errors or bit error rate degradation and that there is an additional time jitter term due to relative master clock-local clock oscillator jitter, whose value is determined by 1/f n oscillator noise as well as the white noise. Finally, for digital sampling in analog-to-digital and digital-to-analog converters, it is shown that noise power or multiplicative decorrelation noise generated by sampling clock jitter is a major limitation on the bit resolution (effective number of bits) of these devices
时间抖动与数字系统综述
时间抖动是决定数字系统性能的一个重要参数。本文综述了时间抖动对数字系统性能的影响。为了以后讨论的目的,数字系统被分为三大类:同步数据传输、异步数据传输和数字采样系统。首先提出了一种处理时间抖动的统计框架。该框架明确处理1/fn频谱的带宽和噪声处理问题。结果表明,在存在1/fn噪声的情况下,如果明确地考虑每种类型的系统相位响应函数的性质,则各种形式的时间抖动的标准方差是收敛的。还表明,在处理数字性能问题(如比特错误)时,标准方差比二差方差更可取,因为标准方差可以直接与总时间误差(抖动加倾斜)相关。详细讨论了时间抖动如何影响数字系统的列举类别。在同步数据传输系统中,时间抖动导致硬比特误差,只有时钟振荡器和门噪声的白噪声成分对时间抖动做出可观的贡献,并且这种白噪声的混叠是一个主要问题。在异步系统中,时间抖动也会导致软误差或误码率下降,并且由于相对主时钟-本地时钟振荡器抖动而存在额外的时间抖动项,其值由1/f n振荡器噪声和白噪声决定。最后,对于模数转换器和数模转换器中的数字采样,表明由采样时钟抖动产生的噪声功率或乘性去相关噪声是这些设备的位分辨率(有效位数)的主要限制
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信