A VLSI architecture for motion compensation interpolation in H.264/AVC

Yang Song, Zhenyu Liu, S. Goto, T. Ikenaga
{"title":"A VLSI architecture for motion compensation interpolation in H.264/AVC","authors":"Yang Song, Zhenyu Liu, S. Goto, T. Ikenaga","doi":"10.1109/ICASIC.2005.1611300","DOIUrl":null,"url":null,"abstract":"A VLSI architecture for motion estimation/compensation interpolation in H.264/AVC is presented in this paper. Compared with previous work, this architecture has following characteristics: First, it supports all block modes and fractional samples adopted in H.264/AVC standard. Second, no extra initiation and finalization time is required, which enhances the system performance. Third, a pipelined finite impulse filter (FIR) is used to replace the traditional adder tree, which increases the system clock frequency. Because this design applies full pipelined architecture, it can generate one half sample in every cycle and eight quarter samples in every nine cycles with little pipeline latency. In fact, this architecture with minor revision could be adopted in MPEG-4 and other video coding standards. The design is implemented with TSMC 0.18/spl mu/m CMOS technology. The core area is 0.577/spl times/0.661mm/sup 2/ and frequency is 274MHz in typical condition (1.8V, 25/spl deg/C).","PeriodicalId":431034,"journal":{"name":"2005 6th International Conference on ASIC","volume":"139 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2005 6th International Conference on ASIC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICASIC.2005.1611300","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 12

Abstract

A VLSI architecture for motion estimation/compensation interpolation in H.264/AVC is presented in this paper. Compared with previous work, this architecture has following characteristics: First, it supports all block modes and fractional samples adopted in H.264/AVC standard. Second, no extra initiation and finalization time is required, which enhances the system performance. Third, a pipelined finite impulse filter (FIR) is used to replace the traditional adder tree, which increases the system clock frequency. Because this design applies full pipelined architecture, it can generate one half sample in every cycle and eight quarter samples in every nine cycles with little pipeline latency. In fact, this architecture with minor revision could be adopted in MPEG-4 and other video coding standards. The design is implemented with TSMC 0.18/spl mu/m CMOS technology. The core area is 0.577/spl times/0.661mm/sup 2/ and frequency is 274MHz in typical condition (1.8V, 25/spl deg/C).
H.264/AVC中运动补偿插值的VLSI架构
提出了一种基于H.264/AVC的运动估计/补偿插值的VLSI结构。与以往的工作相比,该架构具有以下特点:首先,它支持H.264/AVC标准中采用的所有块模式和分数采样。其次,不需要额外的启动和结束时间,从而提高了系统性能。第三,采用流水线有限脉冲滤波器(FIR)代替传统加法器树,提高了系统时钟频率。由于该设计采用全流水线架构,因此每个周期可以生成1 / 2个样本,每9个周期可以生成8 / 4个样本,并且流水线延迟很小。实际上,这种稍加修改的架构可以在MPEG-4和其他视频编码标准中采用。本设计采用台积电0.18/spl μ m CMOS技术实现。在典型条件下(1.8V, 25/spl℃),核心面积为0.577/spl times/0.661mm/sup 2/,频率为274MHz。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信